

# Intel<sup>®</sup> Quark™ SoC X1000

**Thermal and Mechanical Design Guide** 

June 2014

Document Number: 330259-002US



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

A "Mission Critical Application" is any application in which failure of the Intel Product could result, directly or indirectly, in personal injury or death. SHOULD YOU PURCHASE OR USE INTEL'S PRODUCTS FOR ANY SUCH MISSION CRITICAL APPLICATION, YOU SHALL INDEMNIFY AND HOLD INTEL AND ITS SUBSIDIARIES, SUBCONTRACTORS AND AFFILIATES, AND THE DIRECTORS, OFFICERS, AND EMPLOYEES OF EACH, HARMLESS AGAINST ALL CLAIMS COSTS, DAMAGES, AND EXPENSES AND REASONABLE ATTORNEYS! FESS ARISING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PRODUCT LIABILITY, PERSONAL INJURY, OR DEATH ARISING IN ANY WAY OUT OF SUCH MISSION CRITICAL APPLICATION, WHETHER OR NOT INTEL OR ITS SUBCONTRACTOR WAS NEGLIGENT IN THE DESIGN, MANUFACTURE, OR WARNING OF THE INTEL PRODUCT OR ANY OF ITS PARTS.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or go to: http://www.intel.com/design/literature.htm

Any software source code reprinted in this document is furnished for informational purposes only and may only be used or copied and no license, express or implied, by estoppel or otherwise, to any of the reprinted source code is granted by this document.

Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. Go to: http://www.intel.com/products/processor\_number/

Code Names are only for use by Intel to identify products, platforms, programs, services, etc. ("products") in development by Intel that have not been made commercially available to the public, i.e., announced, launched or shipped. They are never to be used as "commercial" names for products. Also, they are not intended to function as trademarks.

Intel, the Intel logo, and Ouark are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2014, Intel Corporation. All rights reserved.



# **Contents**

| 1.0  | Intro                           | ductio   | n                                                    | 5  |
|------|---------------------------------|----------|------------------------------------------------------|----|
|      | 1.1                             |          | nology                                               |    |
|      | 1.2                             |          | ence Documents                                       |    |
|      | 1.3                             |          | ge Thermal Models                                    |    |
|      | 1.4                             | _        | ge Information                                       |    |
| 2.0  |                                 |          | ecification                                          |    |
|      | 2.1                             |          | al Design Power                                      |    |
|      | 2.2                             |          | num Allowed Component Temperature                    |    |
| 3.0  | Packa                           | age Me   | chanical Specification                               | 10 |
|      | 3.1                             | Land P   | Pattern Guidance for Optimum Reliability Performance | 10 |
| 4.0  | Ther                            | mal Sol  | lution Requirements                                  | 12 |
|      | 4.1                             |          | nk Design Considerations                             |    |
|      | 4.2                             |          | nk Size                                              |    |
|      | 4.3                             |          | m-Level Thermal Solution Considerations              |    |
|      | 4.4                             |          | cterizing the Thermal Solution Requirement           |    |
|      | 4.5                             | Therm    | al Performance Requirements                          | 14 |
| 5.0  | Refer                           | ence H   | leatsink                                             | 14 |
|      | 5.1                             |          | num Ambient Approximations                           |    |
|      | 5.2                             |          | nk Orientation                                       |    |
|      | 5.3                             |          | al Interface Material (TIM) Thickness                |    |
|      | 5.4                             |          | nk Installation                                      |    |
|      | 5.5                             | Refere   | nce Heatsink Supplier                                | 17 |
| 6.0  | Theri                           | mal Me   | trology                                              | 18 |
| 0.0  | 6.1                             | Ta       | Temperature Measurements                             | 18 |
|      | 0.1                             | 6.1.1    | Bare Die                                             |    |
|      |                                 | 6.1.2    | Passive Heatsink                                     |    |
|      |                                 | 0.1.2    | Tubblive Fledibility                                 |    |
|      |                                 |          |                                                      |    |
| Figu | ures                            |          |                                                      |    |
| 1    |                                 | hanical  | Drawing                                              | 8  |
| 2    | Mod                             | lel Temp | peratures                                            | 14 |
| 3    |                                 |          | Heatsink Form Factor                                 |    |
| 4    |                                 |          | rk™ SoC X1000 Industrial Reference Platform Design   |    |
| 5    | Refe                            | erence H | Heatsink Groove for a Thermocouple                   | 18 |
|      |                                 |          |                                                      |    |
| Tab  | les                             |          |                                                      |    |
| 1    |                                 | minolog  | у                                                    | 6  |
| 2    |                                 |          | Documents                                            |    |
| 3    |                                 |          | tions                                                |    |
|      | 4 Maximum Ambient Approximation |          |                                                      |    |



# **Revision History**

| Date       | Revision | Description                                                                                |
|------------|----------|--------------------------------------------------------------------------------------------|
| June 2014  | 002      | Updates are indicated with change bars and include:  • Updated TDP  • Updated Land Pattern |
| April 2014 | 001      | Initial public release                                                                     |



#### 1.0 Introduction

The Intel® Ouark™ SoC X1000 is designed to be used in low-power embedded headless applications. Although the SoC is low power, it could be deployed in harsh industrial environments where the ambient temperature is high. Therefore, to ensure quality, reliability, and performance goals over the product's life cycle, the heat generated by the component must be properly dissipated. Typical methods to improve heat dissipation include the selective use of airflow ducting and chassis design, and the use of heatsinks.

The goals of this document are to:

- Describe the thermal and mechanical specifications for the Intel<sup>®</sup> Ouark™ SoC X1000
- Describe the reference solutions that meet the Intel<sup>®</sup> Quark<sup>™</sup> SoC X1000 thermal and mechanical specifications

A properly designed thermal solution adequately cools the device die temperature at, or below, the thermal specification. This is accomplished by providing a suitable local ambient temperature, ensuring adequate local airflow, and minimizing the die to local ambient thermal resistance. Operation outside the functional limits can degrade system performance and may cause permanent changes in the operating characteristics of the component.

This document addresses thermal and mechanical design specifications for the Intel $^{\otimes}$ Quark™ SoC X1000 only.

Unless otherwise specified, the term SoC refers to the Intel<sup>®</sup> Quark™ SoC X1000. Note:



# 1.1 Terminology

Definitions of terms used in this document are listed in Table 1.

## **Table 1.** Terminology

| Term                  | Definition                                                                                                                                                                                                                                                                                                                                                |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCBGA                 | Flip Chip Ball Grid Array. A package type defined by a plastic substrate where a die is mounted using an under-fill C4 (Controlled Collapse Chip Connection) attach style. The primary electrical interface is an array of solder balls attached to the substrate opposite the die.  Note: The device arrives at the customer with solder balls attached. |
| T <sub>CASE</sub>     | The temperature of the component. This temperature is measured at the geometric center of the top of the package die. Also referred to as $T_{\rm C}$ .                                                                                                                                                                                                   |
| T <sub>CASE-MAX</sub> | Maximum allowed component temperature. This temperature is measured at the geometric center of the top of the package die. Also referred to as $T_{C-MAX}$ .                                                                                                                                                                                              |
| TDP                   | Thermal Design Power. Target power dissipation level for thermal solution design. TDP is based on worst-case real world applications and benchmarks at maximum component temperature. TDP is not theoretical maximum power.                                                                                                                               |
| TIM                   | Thermal Interface Material. Thermally conductive material installed between two surfaces to improve heat transfer and reduce interface contact resistance.                                                                                                                                                                                                |
| T <sub>J</sub>        | The junction temperature of the component. Also referred to as T <sub>JUNCTION</sub> .                                                                                                                                                                                                                                                                    |
| T <sub>J-MAX</sub>    | Maximum allowed component junction temperature.                                                                                                                                                                                                                                                                                                           |
| T <sub>LA</sub>       | Local ambient temperature. This is the temperature measured inside the chassis, approximately 1" upstream of a component heatsink. Also referred to as $T_A$ .                                                                                                                                                                                            |
| T <sub>SINK</sub>     | Temperature measured at geometric center of the bottom surface of the heatsink base. Also referred to as $T_{\rm S}$ .                                                                                                                                                                                                                                    |
| $\Psi_{CA}$           | Case-to-ambient thermal characterization parameter. A measure of the thermal solution thermal performance using the total package power. Defined as $(T_{CASE} - T_{LA})/Total$ Package Power. Heat source must be specified for $\Psi$ measurements.                                                                                                     |
| $\Psi_{CS}$           | Case-to-sink thermal characterization parameter. A measure of the thermal interface material performance using the total package power. Defined as $(T_{CASE} - T_S)/Total$ Package Power. Also referred to as $\Psi_{TIM}$ . <b>Note:</b> Heat source must be specified for $\Psi$ measurements.                                                         |
| $\Psi_{JA}$           | Junction-to-local ambient thermal characterization parameter (°C/W)                                                                                                                                                                                                                                                                                       |
| $\Psi_{SA}$           | Sink-to-ambient thermal characterization parameter. A measure of the heatsink thermal performance using the total package power. Defined as $(T_S - T_{LA})/Total$ Package Power. <b>Note:</b> Heat source must be specified for $\Psi$ measurements.                                                                                                     |
| WTMD                  | Wide Trace Metal Defined                                                                                                                                                                                                                                                                                                                                  |

## 1.2 Reference Documents

Table 2 lists the reference documents.

### **Table 2.** Reference Documents

| Document                                                                                     | Document # |
|----------------------------------------------------------------------------------------------|------------|
| Intel <sup>®</sup> Quark <sup>™</sup> SoC X1000 - Ball Out and Mechanical Package            | 514263     |
| Intel <sup>®</sup> Quark <sup>™</sup> SoC X1000 Datasheet                                    | 329676     |
| Intel <sup>®</sup> Quark <sup>™</sup> SoC X1000 Thermal Model User Guide (FloTherm*/Icepak*) | 538053     |
| Intel <sup>®</sup> Quark <sup>™</sup> SoC X1000 Thermal Models                               | 543243     |



#### 1.3 **Package Thermal Models**

Intel provides thermal simulation models of the device and a thermal model user's guide to aid system designers in simulating, analyzing, and optimizing a thermal solution in an integrated system-level environment. The models are for use with commercially available Computation Fluid Dynamics (CFD) based thermal analysis tools FloTHERM\* by Mentor Graphics and Icepak\* by ANSYS.

#### **Package Information** 1.4

The SoC utilizes a 15 x 15 mm Flip-Chip Ball Grid Array (FCBGA) package as shown in Figure 1. The FCBGA package is a bare die package and is in direct contact with the thermal solution. Note that there are capacitors near the die. Although the die-side capacitors are slightly shorter than the silicon die, be careful to avoid contacting the capacitors with electrically conductive materials or a heatsink base. Consider using an insulating material between the capacitors and heatsink to prevent capacitor shorting.

The data provided in this section is for reference purposes only. Refer to  $Intel^{\textcircled{R}} Quark^{\intercal M}$ SoC X1000 Datasheet for up-to-date information. In the event of conflict, the device's datasheet supersedes data shown in these figures.

June 2014

Document Number: 330259-002US



Figure 1. Mechanical Drawing





#### 2.0 **Thermal Specification**

#### 2.1 **Thermal Design Power**

The maximum allowed component temperature lists the Thermal Design Power (TDP) specifications. TDP is the recommended design point for the thermal solution power dissipation. TDP is based on running the worst-case, real-world applications and benchmarks at the maximum component temperature. TDP is not the absolute worst case power. It could, for example, be exceeded under a synthetic worst-case condition or under short power spikes. The thermal solution design must keep the component's maximum temperature within the specification while dissipating TDP.

Heat transfer through the FCBGA package and into the baseboard is limited. Since the cooling capacity without a thermal solution is also limited when the local ambient temperature is high, Intel recommends the use of a heatsink beyond a particular ambient temperature. This point changes based on the open PCB or enclosed environments.

#### 2.2 **Maximum Allowed Component Temperature**

The SoC must maintain a maximum temperature at or below the value specified in Table 3. See Section 6.0, "Thermal Metrology" on page 18 for recommendations on temperature measurements using thermocouples to ensure the temperature is below the specification.

#### **SKU Definitions** Table 3.

|                            | SKU1<br>(Commercial) | SKU2<br>(Extended) |  |
|----------------------------|----------------------|--------------------|--|
| TDP (W)                    | 2.2                  | 1.9                |  |
| T <sub>J-MAX</sub> (°C)    | 110                  |                    |  |
| T <sub>CASE-MIN</sub> (°C) | 0                    | -40                |  |
| T <sub>AMBIENT</sub> (°C)  | 70                   | 85                 |  |

Note: Specifications presented in this table are preliminary and subject to change without notice.

June 2014

Document Number: 330259-002US



# 3.0 Package Mechanical Specification

Due to Intel<sup>®</sup> Quark<sup>™</sup> SoC X1000 design specifics, mechanical loading concerns must be assessed on a case-by-case basis. Please contact your local FAE for information regarding the maximum allowable static loading and package strain capability.

# 3.1 Land Pattern Guidance for Optimum Reliability Performance



| Pad Color | Pad Description                                                                                        | Quantity |
|-----------|--------------------------------------------------------------------------------------------------------|----------|
| Blue      | Pkg corner 14mil/SMD/ <b>CTF</b> on 18mil metal pad (or flood Cu).<br>Pins to be Redundant Pwr or Gnd. | 8        |
| Red       | 12mil/MD/CTF                                                                                           | 8        |
| Cyan      | 11mil/MD/ <b>CTF</b>                                                                                   | 8        |
| Yellow    | 10x13mil/MD/ <b>CTF</b>                                                                                | 40       |
| Green     | 12mil/1WTMD/MD/CTF, wide trace = 10mil (SMD allowed as needed)                                         | 257      |
| Purple    | DS <b>CTF</b> 14mil/(1WTMD preferred)/SMD allowed as needed, (preferred wide trace = 10mil)            | 72       |
|           | Total                                                                                                  | 393      |

Note: I/O Trace = 4mil

Note: WTMD = Wide Trace Metal Defined = 10mil

## Intel<sup>®</sup> Quark™ SoC X1000



Note: No 2WTMD or SMD pads allowed in Die Shadow.



## 4.0 Thermal Solution Requirements

## 4.1 Heatsink Design Considerations

To dissipate the heat generated by the SoC, three basic parameters should be considered.

- 1. The area of the surface on which the heat transfer takes place. Without any enhancements, this is the surface of the die. One method to improve thermal performance is to attach a heatsink to the die. A heatsink increases the effective heat transfer surface area by conducting heat out of the die and into the surrounding air through fins attached to the heatsink base.
- 2. The conduction path from the heat source to the heatsink fins. Providing a direct conduction path from the heat source to the heatsink fins and selecting materials with higher thermal conductivity typically improves heatsink performance. The length, thickness, and conductivity of the conduction path from the heat source to the fins directly impact the thermal performance of the heatsink. In particular, the quality of the contact between the package die and the heatsink base has a higher impact on the overall thermal solution performance as the SoC cooling requirements become stricter. Thermal Interface Material (TIM) is used to fill the gap between the die and the bottom surface of the heatsink, and thereby improve the overall performance of the stack-up (die-TIM-heatsink). With extremely poor heatsink interface flatness or roughness, TIM may not adequately fill the gap. The TIM thermal performance depends on its thermal conductivity as well as the pressure applied to it.
- 3. The heat transfer conditions on the surface on which heat transfer takes place. Convective heat transfer occurs between the airflow and the surface exposed to the flow. It is characterized by the local ambient temperature of the air, TLA, and the local air velocity over the surface. The higher the air velocity over the surface and the cooler the air, the more efficient is the resulting cooling. The nature of the airflow can also enhance heat transfer via convection. Turbulent flow can provide improvement over laminar flow. In the case of a heatsink, the surface exposed to the flow includes in particular the fin faces and the heatsink base.

Active heatsinks typically incorporate a fan that helps manage the airflow through the heatsink. Passive heatsink solutions require in-depth knowledge of the airflow in the chassis. Typically, passive heatsinks see lower air speed. These heatsinks are therefore usually larger (and heavier) than active heatsinks due to the increase in the fin surface required to meet the required performance. As the heatsink fin density (the number of fins in a given cross-section) increases, the resistance to the airflow increases; it is more likely that the air travels around the heatsink instead of through it, unless air bypass is carefully managed. Using air-ducting techniques to manage the bypass area can be an effective method for controlling airflow through the heatsink.

### 4.2 Heatsink Size

The size of the heatsink is dictated by the height restrictions for installation in a system and by the space available on the motherboard and other considerations for component height and placement in the area potentially impacted by the heatsink. The height of the heatsink must comply with the requirements and recommendations published for the motherboard form factor of interest.



## 4.3 System-Level Thermal Solution Considerations

The heat generated by components within the chassis must be removed to provide an adequate operating environment for the processor and other components. Moving air through the chassis brings in air from the external ambient environment and removes the heat generated by the SoC and other components. The number, size, and relative position of the vents determine the chassis thermal performance, and the resulting ambient temperature around the processor.

The size and type (passive for the SoC) of the thermal solution and the amount of system airflow can be traded off against each other to meet specific system design constraints. Additional constraints are board layout, spacing, component placement, acoustic requirements, and structural considerations that limit the thermal solution size. For more information, see the appropriate form factor's thermal design suggestions.

To develop a reliable, cost-effective thermal solution, thermal characterization and simulation should be carried out at the system level, accounting for the thermal requirements of each component.

## 4.4 Characterizing the Thermal Solution Requirement

The idea of a thermal characterization parameter,  $\Psi$  (Greek letter Psi), is a convenient way to characterize the performance needed for the thermal solution and to compare thermal solutions in identical situations (i.e., heating source, local ambient conditions, etc.). The thermal characterization parameter is calculated using the total package power, whereas actual thermal resistance,  $\Theta$  (theta), is calculated using the actual power dissipated between two points. Measuring the actual power dissipated into the heatsink is difficult, since some of the power is dissipated via heat transfer into the package and the board.

The junction-to-local ambient thermal characterization parameter  $(\Psi_{JA})$  is used as a measure of the thermal performance of the overall thermal solution. The  $\Psi_{JA}$  is measured in units of °C/W and defined by the following equation:

## Equation 1. $\Psi_{JA} = (T_J - T_{LA})/TDP$

The junction-to-local ambient thermal characterization parameter,  $\Psi_{JA,}$  is comprised of  $\Psi_{JS,}$  the thermal interface material thermal characterization parameter, and of  $\Psi_{SA,}$  the sink-to-local ambient thermal characterization parameter. The  $\Psi_{JA}$  is defined by the following equation:

#### Equation 2. $\Psi_{JA} = \Psi_{JS} + \Psi_{SA}$

The  $\Psi_{JS}$  is strongly dependent on the thermal conductivity and thickness of the TIM between the heatsink and device package.

The  $\Psi_{SA}$  is a measure of the thermal characterization parameter from the bottom of the heatsink to the local ambient air. The  $\Psi_{SA}$  is dependent on the heatsink material, thermal conductivity, and geometry. The  $\Psi_{SA}$  is also strongly dependent on the air velocity through the fins of the heatsink. Figure 2 illustrates the combination of the different thermal characterization parameters.



#### Figure 2. Model Temperatures



## 4.5 Thermal Performance Requirements

The following example demonstrates the required heatsink performance for a given set of boundary conditions. For this calculation assume:

- TDP = 2.7W
- Processor Local Ambient Temperature  $(T_{LA}) = 70 \, ^{\circ}C$
- T<sub>J-MAX</sub> = 110 °C

Using Equation 1, the junction-to-local ambient resistance can be calculated.

#### **Equation 3. Maximum Allowable Resistance Calculation**

$$\psi_{JA} = \frac{T_{J-MAX} - T_{LA}}{TDP} = \frac{110 - 70}{2.7} = 14.81 \,^{\circ}C/W$$

If the assumption is a TIM impedance of 0.3 C/W ( $\psi_{JS}$ ), the required heatsink performance ( $\psi_{SA}$ ) can be calculated. The TIM impedance is provided by the manufacturer as pressure vs. impedance curves and can be used to select a proper TIM for a given application.

#### **Equation 4. Required Heatsink Performance**

$$\psi_{SA} = \psi_{JA} - \psi_{JS} = 14.81 - 0.3 = 14.51 \, {}^{\circ}C/W$$

It is evident from the above calculations that a reduction in the local ambient temperature can have a significant effect on the junction-to-ambient thermal resistance requirement. This effect can contribute to a more reasonable thermal solution including reduced cost, heatsink size, heatsink weight, or a lower system airflow rate.

## **5.0** Reference Heatsink

Figure 3 shows the reference heatsink form factor.



Figure 3. Reference Heatsink Form Factor



**Note:** The drawing is a property of Alpha Novatech\*. Contact the vendor for more details.

June 2014 Intel® Quark™ SoC X1000 TMDG Document Number: 330259-002US 15



## **5.1** Maximum Ambient Approximations

The  $T_{CASE}$  measurements were taken with the Intel<sup>®</sup> Quark<sup>™</sup> SoC X1000 Industrial Reference Platform running a generic application stressing CPU, memory, I/O, WiFi, and Ethernet.

## Figure 4. Intel<sup>®</sup> Quark™ SoC X1000 Industrial Reference Platform Design



The Reference Platform was run in four different configurations: horizontal and vertical, with and without a case. In all four test instances the heat sink was not used.

#### **Table 4. Maximum Ambient Approximation**

| Orientation               | Horizontal w/<br>Chassis | Vertical w/<br>Chassis | Horizontal w/o<br>Chassis | Vertical w/o<br>Chassis |
|---------------------------|--------------------------|------------------------|---------------------------|-------------------------|
| T <sub>CASE</sub> (°C)    | 85.2                     | 78.1                   | 70.0                      | 62.8                    |
| T <sub>AMBIENT</sub> (°C) | 22                       | 22                     | 22                        | 22                      |
| Maximum Ambient (°C)      | 41.8                     | 48.9                   | 57.0                      | 64.2                    |

The test results can be used to approximate at which ambient temperature the Reference Platform can operate without a heat sink. As an example, the results of horizontal configuration with a chassis, the SoC  $T_{CASE}$  while running at 22 °C ambient is 85.2 °C. Using the  $T_{CASE}$  specification of 105 °C, the max ambient the board can run at in this particular configuration is 41.8 °C. Increasing the heat transfer from the SoC to the environment can increase the maximum ambient temperature at which the board can operate safely under the  $T_{J-MAX}$  specification (i.e., adding a Heat Sink). Similar approximations are for all test conditions are listed in Table 4.

Note: The maximum ambient calculations are made based on measurements taken on a

single sample, at room temperature and does not take into account part-to-part variation. Results may vary with different boundary conditions (e.g., chassis venting,

board layout, application workload, elevated ambient, etc.).

*Note:* As of the time of this publication, T<sub>CASE</sub> estimates with a heatsink are not available.

#### 5.2 Heatsink Orientation

The heatsink orientation for a vertically oriented board should be placed such that the fins are parallel to the direction of flow. For passive applications this means orienting the heatsink fins parallel with gravity.



The effect of heatsink orientation on a horizontally oriented board does not have significant impact on the efficacy of the thermal solution. Slight performance benefits may be seen if the fins are orientated perpendicular to the chassis vents. System modeling and testing need to be performed to ensure the T<sub>CASE</sub> is maintained below the maximum allowable temperature specification defined in Table 4.

#### 5.3 Thermal Interface Material (TIM) Thickness

The reference heatsink comes assembled with the TIM attached. The TIM performance can be requested from the supplier if choosing a third-party manufacturer.

#### **Heatsink Installation** 5.4

The reference solution shown in Figure 3 on page 15 comes fully assembled with TIM, push pins, springs, and heatsink from Alpha Novatech, Inc. The drawing can be used for board level KOZ's and mounting hole locations during board layout. To install the heatsink to the SoC package, simply push the pins into the through holes on the PCB surrounding the SoC package. The pins are flanged such that a clicking sound is heard once the pin is fully engaged.

#### 5.5 **Reference Heatsink Supplier**

Alpha Novatech

http://alphanovatech.com



## **Thermal Metrology**

#### 6.1 **T<sub>CASE</sub>** Temperature Measurements

#### 6.1.1 **Bare Die**

For bare die applications, the T<sub>CASE</sub> measurements can be taken by using epoxy to attach a thermocouple onto the center of the die. Smaller thermocouples will lead to more accurate temperature measurements.

#### 6.1.2 **Passive Heatsink**

For passive heatsink applications, Intel recommends attaching a thermocouple to the center of a grooved heatsink for temperature measurement  $(\bar{T}_{SINK})$ . For more information on thermocouple attach methodologies contact your Intel FAE. Figure 5 is an example of a grooved heatsink for attaching a thermocouple for  $T_{SINK}$  measurements. The  $T_{SINK}$  along with the case-to-sink resistance (or TIM resistance), the  $\psi_{CS}$  allows for estimation of the  $T_{CASE}$  for a particular application.

Note:

Intel advises against using a thermocouple to measure  $T_{\text{CASE}}$  with an ungrooved heatsink. The thermocouple bead/epoxy causes stress concentrations in the center of

the die which could lead to die cracking.

Note: Information regarding the TIM resistance vs. pressure can be requested from the TIM

manufacturer.

#### Figure 5. **Reference Heatsink Groove for a Thermocouple**



June 2014

Document Number: 330259-002US



Sample calculation, assume:

- TDP= 2.7W
- $\Psi_{CS} = 2 \, {}^{\circ}C/W$
- T<sub>SINK</sub> = 95 °C (measured)

With the above parameters, the  $T_{\text{CASE}}$  of the SoC can be estimated:

## **Equation 5. Case-to-Sink (TIM) Resistance**

$$\psi_{CS} = \frac{T_{CASE} \neg T_{SINK}}{TDP}$$

Using Equation 5:

$$T_{CASE} = \psi_{CS} x TDP + T_{SINK} = 2.0 \text{ x } 2.7 + 95 = 100.4^{\circ}\text{C}$$

The calculation shows the impact of TIM performance on overall thermal solution efficacy.



