

## Intel® Quark™ SoC X1000 Platform: DDR3 Dual Rank Memory Down Schematic Guide

**White Paper** 

December 2014

Document Number: 331167-003



By using this document, in addition to any agreements you have with Intel, you accept the terms set forth below.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or go to: http://www.intel.com/design/literature.htmr.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or go to: http://www.intel.com/design/literature.htm

Intel and Ouark are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2014 Intel Corporation. All Rights Reserved.



## **Contents**

| 1                                                            | DDR3<br>1.1<br>1.2                                 | Memory Introduction                                                                                                                                                                                               | 5                               |
|--------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 2                                                            | DDR3 2.1 2.2 2.3 2.4                               | B Dual Rank Memory Down Design                                                                                                                                                                                    |                                 |
| Figures                                                      | 5                                                  |                                                                                                                                                                                                                   |                                 |
| Figure 2. Ir<br>Figure 3. Ir<br>Figure 4. Ir<br>Figure 5. Ir | ntel® Quantel® Quantel® Quantel® Quantel® Quantel® | k Memory Down Block Diagram                                                                                                                                                                                       | gn20<br>sign21<br>jn22<br>ign23 |
| Tables                                                       |                                                    |                                                                                                                                                                                                                   |                                 |
| Table 2. Su<br>Table 3. Du<br>Table 4. Du<br>Table 5. Pir    | ipported<br>ial Rank<br>ial Rank<br>n Swap fr      | Documents  Configurations  Memory Pin Connection for Rank 0, Top Side  Memory Pin Connection for Rank 1, Bottom Side  from Single Rank to Dual Rank for DQ (0 - 7)  from Single Rank to Dual Rank for DO (8 - 15) | 6<br>8<br>11<br>14              |



## **Revision History**

| Date           | Revision | Description      |
|----------------|----------|------------------|
| December 2014  | 003      | Minor updates.   |
| October 2014   | 002      | Minor updates.   |
| September 2014 | 001      | Initial release. |

December 2014 Document Number: 331167-003



## 1 DDR3 Memory Introduction

This document covers the guidelines required to design a Intel<sup>®</sup> Quark<sup>™</sup> SoC X1000 platform with DDR3 Memory Down on a Type 3 PCB at up to 800 MT/s.

#### 1.1 Reference Documents

#### **Table 1. Reference Documents**

| Document                                                                                                  | Doc #         |
|-----------------------------------------------------------------------------------------------------------|---------------|
| Intel® Quark™ SoC X1000™ SoC X1000 Platform Design Guide                                                  | 330258        |
| Intel® Quark™ SoC X1000™ Platform- DDR3 Dual Rank<br>Memory Down Broad Layout Guide Technical White Paper | <u>331204</u> |
| Intel® Quark™ SoC X1000 SoC X1000 DDR3 Dual Rank Tree<br>Topology Trace Length Calculator                 | 551278        |
| Intel® Quark™ SoC X1000 Platform – MRC Swapping Code<br>Example White Paper                               | 331623        |

December 2014 White Paper Document Number: 331167-003 5



### **1.2** Supported Memory Configurations

**Table 2. Supported Configurations** 

| Parameter                       | DDR3                             |
|---------------------------------|----------------------------------|
| Topology                        | Memory Down Double-T Topology    |
| Memory Capacity                 | 512MB-2GB                        |
| Speed Supported                 | 800 MT/s                         |
| Number of Channels Supported    | 1-Channel                        |
| Number of Ranks Supported       | 2                                |
| DRAM Device Densities Supported | 1 Gb x 8<br>2 Gb x 8<br>4 Gb x 8 |
| PCB Type                        | Type 3                           |
| PCB Layers                      | 6 Layers                         |

December 2014 Document Number: 331167-003



## 2 DDR3 Dual Rank Memory Down Design

### 2.1 Dual Rank Memory Down Block Diagram

Figure 1 shows the block diagram design for Dual Rank Memory Down.

Figure 1. Dual Rank Memory Down Block Diagram



This chapter provides the design guidelines based on this diagram.

In this topology, the 2 SDRAM devices of the  $2^{nd}$  rank are placed on the bottom layer, under the 2 SDRAM devices of the  $1^{st}$  rank, which are placed on the top layer.

The data (DQ) and address signals (MA) are able to take advantage of the mirrored parts so that both top and bottom BGA balls can be directly connected through a via.

The rest of signals, however, are not completely mirrored between top and bottom devices.

December 2014 White Paper
Document Number: 331167-003 7



Swapping the pins of either the top or bottom device allows the two BGA balls that share the same data and address signal to stay physically closer to each other, within same type of signals.

This enables short and balanced stubs, which ease routing and improve signal integrity.

Refer to Section 2.2 for the bit swapping recommendation and Section 2.3 for the pin comparison to single rank configuration

Bit swapping is not necessary, but is recommended, to ease layout design. Please update the MRC as well if bit swapping is made.

**Note:** The guidelines on MRC code location in BIOS need to be changed. Refer to the Intel® Quark $^{\text{TM}}$  SoC X1000 Platform – MRC Swapping Code Example White Paper (doc#:331623) for more information.

# 2.2 Pin-to-Pin Connection for Dual Rank Memory Down

Table 3. Dual Rank Memory Pin Connection for Rank 0, Top Side

| DI  | DDR3 SDRAM            |            | Signal from SOC - RANK 0 |     |                  |  |  |
|-----|-----------------------|------------|--------------------------|-----|------------------|--|--|
| DL  |                       |            | Top Left (DQ 8 -15)      |     | Right (DQ 0 - 7) |  |  |
| Pin | Pinout<br>Description | Pin        | Netname                  | Pin | Netname          |  |  |
| A1  | GND                   | A1         | GND                      | A1  | GND              |  |  |
| A2  | VDD                   | A2         | V1P5_S3                  | A2  | V1P5_S3          |  |  |
| А3  | NC                    | А3         |                          | А3  |                  |  |  |
| A7  | NF                    | Α7         |                          | A7  |                  |  |  |
| A8  | GND                   | A8         | GND                      | A8  | GND              |  |  |
| A9  | VDD                   | Α9         | V1P5_S3                  | A9  | V1P5_S3          |  |  |
| B1  | GND                   | В1         | GND                      | B1  | GND              |  |  |
| B2  | GND                   | B2         | GND                      | B2  | GND              |  |  |
| В3  | DQ<0>                 | В3         | M_DQ<10>                 | В3  | M_DQ<0>          |  |  |
| В7  | DM/TDQS               | В7         | DDR3_DM1                 | В7  | DDR3_DM0         |  |  |
| В8  | GND                   | В8         | GND                      | В8  | GND              |  |  |
| В9  | VDD                   | В9         | V1P5_S3                  | В9  | V1P5_S3          |  |  |
| C1  | VDD                   | C1         | V1P5_S3                  | C1  | V1P5_S3          |  |  |
| C2  | DQ<2>                 | C2         | M_DQ<15>                 | C2  | M_DQ<5>          |  |  |
| C3  | DQS<0>                | C3         | M_DQS<1>                 | C3  | M_DQS<0>         |  |  |
| C7  | DQ<1>                 | <b>C</b> 7 | M_DQ<12>                 | C7  | M_DQ<7>          |  |  |



| DDD2 CDDAM |                       | Signal from SOC - RANK 0 |                  |                      |                  |  |
|------------|-----------------------|--------------------------|------------------|----------------------|------------------|--|
| DE         | DR3 SDRAM             | Top Left (DQ 8 -15)      |                  | Top Right (DQ 0 - 7) |                  |  |
| Pin        | Pinout<br>Description | Pin                      | Netname          | Pin                  | Netname          |  |
| C8         | DQ<3>                 | C8                       | M_DQ<9>          | C8                   | M_DQ<2>          |  |
| C9         | GND                   | C9                       | GND              | C9                   | GND              |  |
| D1         | GND                   | D1                       | GND              | D1                   | GND              |  |
| D2         | DQ<6>                 | D2                       | M_DQ<11>         | D2                   | M_DQ<4>          |  |
| D3         | DQS_N<0>              | D3                       | M_DQS_N<1>       | D3                   | M_DQS_N<0>       |  |
| D7         | VDD                   | D7                       | V1P5_S3          | D7                   | V1P5_S3          |  |
| D8         | GND                   | D8                       | GND              | D8                   | GND              |  |
| D9         | GND                   | D9                       | GND              | D9                   | GND              |  |
| E1         | VREFDQ                | E1                       | VREF_22          | E1                   | VREF_21          |  |
| E2         | VDD                   | E2                       | V1P5_S3          | E2                   | V1P5_S3          |  |
| E3         | DQ<4>                 | E3                       | M_DQ<14>         | E3                   | M_DQ<6>          |  |
| E7         | DQ<7>                 | E7                       | M_DQ<13>         | E7                   | M_DQ<1>          |  |
| E8         | DQ<5>                 | E8                       | M_DQ<8>          | E8                   | M_DQ<3>          |  |
| E9         | VDD                   | E9                       | V1P5_S3          | E9                   | V1P5_S3          |  |
| F1         | NC                    | F1                       |                  | F1                   |                  |  |
| F2         | GND                   | F2                       | GND              | F2                   | GND              |  |
| F3         | RAS_N                 | F3                       | M_RAS_N          | F3                   | M_RAS_N          |  |
| F7         | CK<0>                 | F7                       | M_CK<0>          | F7                   | M_CK<0>          |  |
| F8         | GND                   | F8                       | GND              | F8                   | GND              |  |
| F9         | NC                    | F9                       |                  | F9                   |                  |  |
| G1         | ODT<0>                | G1                       | M_ODT<0>         | G1                   | M_ODT<0>         |  |
| G2         | VDD                   | G2                       | V1P5_S3          | G2                   | V1P5_S3          |  |
| G3         | CAS_N                 | G3                       | M_CAS_N          | G3                   | M_CAS_N          |  |
| G7         | CK_N<0>               | G7                       | M_CK_N<0>        | G7                   | M_CK_N<0>        |  |
| G8         | VDD                   | G8                       | V1P5_S3          | G8                   | V1P5_S3          |  |
| G9         | CKE<0>                | G9                       | M_CKE<0>         | G9                   | M_CKE<0>         |  |
| H1         | NC                    | H1                       |                  | H1                   |                  |  |
| H2         | CS_N<0>               | H2                       | M_CS_N<0>        | H2                   | M_CS_N<0>        |  |
| Н3         | WE_N                  | Н3                       | M_WE_N           | Н3                   | M_WE_N           |  |
| H7         | A<10>                 | H7                       | M_MA<10>         | H7                   | M_MA<10>         |  |
| Н8         | ZQ                    | Н8                       | Pull to GND with | Н8                   | Pull to GND with |  |

December 2014 Document Number: 331167-003

December 2014



| DDD2 CDDAM |                       |     | Signal from     | SOC - R | ANK 0            |
|------------|-----------------------|-----|-----------------|---------|------------------|
| DL         | DR3 SDRAM             | Top | Left (DQ 8 -15) | Тор     | Right (DQ 0 - 7) |
| Pin        | Pinout<br>Description | Pin | Netname         | Pin     | Netname          |
|            |                       |     | 240ohm,1%       |         | 240ohm,1%        |
| Н9         | NC                    | H9  |                 | Н9      |                  |
| J1         | GND                   | J1  | GND             | J1      | GND              |
| J2         | BS<0>                 | J2  | M_BS<0>         | J2      | M_BS<0>          |
| J3         | BS<2>                 | J3  | M_BS<2>         | J3      | M_BS<2>          |
| J7         | A<15>                 | J7  | M_MA<15>        | J7      | M_MA<15>         |
| J8         | VREFCA                | Ј8  | VREF_12         | Ј8      | VREF_11          |
| J9         | GND                   | J9  | GND             | 19      | GND              |
| K1         | VDD                   | K1  | V1P5_S3         | K1      | V1P5_S3          |
| K2         | A<3>                  | K2  | M_MA<3>         | K2      | M_MA<3>          |
| К3         | A<0>                  | К3  | M_MA<0>         | КЗ      | M_MA<0>          |
| K7         | A<12>                 | K7  | M_MA<12>        | K7      | M_MA<12>         |
| K8         | BS<1>                 | K8  | M_BS<1>         | К8      | M_BS<1>          |
| K9         | VDD                   | К9  | V1P5_S3         | К9      | V1P5_S3          |
| L1         | GND                   | L1  | GND             | L1      | GND              |
| L2         | A<5>                  | L2  | M_MA<5>         | L2      | M_MA<5>          |
| L3         | A<2>                  | L3  | M_MA<2>         | L3      | M_MA<2>          |
| L7         | A<1>                  | L7  | M_MA<1>         | L7      | M_MA<1>          |
| L8         | A<4>                  | L8  | M_MA<4>         | L8      | M_MA<4>          |
| L9         | GND                   | L9  | GND             | L9      | GND              |
| M1         | V1P5_S3               | M1  | V1P5_S3         | M1      | V1P5_S3          |
| M2         | A<7>                  | M2  | M_MA<7>         | M2      | M_MA<7>          |
| М3         | A<9>                  | М3  | M_MA<9>         | М3      | M_MA<9>          |
| M7         | A<11>                 | M7  | M_MA<11>        | M7      | M_MA<11>         |
| M8         | A<6>                  | M8  | M_MA<6>         | М8      | M_MA<6>          |
| М9         | VDD                   | M9  | V1P5_S3         | M9      | V1P5_S3          |
| N1         | GND                   | N1  | GND             | N1      | GND              |
| N2         | RST_N                 | N2  | M_DRAMRST_N     | N2      | M_DRAMRST_N      |
| N3         | A<13>                 | N3  | M_MA<13>        | N3      | M_MA<13>         |
| N7         | A<14>                 | N7  | M_MA<14>        | N7      | M_MA<14>         |
| N8         | A<8>                  | N8  | M_MA<8>         | N8      | M_MA<8>          |
| N9         | GND                   | N9  | GND             | N9      | GND              |



Table 4. Dual Rank Memory Pin Connection for Rank 1, Bottom Side

| DDD2 CDDAM |                  | Signal from SOC - RANK 1 |                    |            |                     |  |
|------------|------------------|--------------------------|--------------------|------------|---------------------|--|
| DE         | OR3 SDRAM        | Botto                    | om Left (DQ 8 -15) | Bott       | om Right (DQ 0 - 7) |  |
| Pin        | Pinout<br>Signal | Pin                      | Netname            | Pin        | Netname             |  |
| A1         | GND              | A1                       | GND                | A1         | GND                 |  |
| A2         | VDD              | A2                       | V1P5_S3            | A2         | V1P5_S3             |  |
| А3         | NC               | А3                       |                    | А3         |                     |  |
| Α7         | NF               | A7                       |                    | A7         |                     |  |
| A8         | GND              | A8                       | GND                | A8         | GND                 |  |
| A9         | VDD              | A9                       | V1P5_S3            | A9         | V1P5_S3             |  |
| B1         | GND              | B1                       | GND                | B1         | GND                 |  |
| B2         | GND              | B2                       | GND                | B2         | GND                 |  |
| В3         | DQ<0>            | В3                       | M_DQ<12>           | В3         | M_DQ<7>             |  |
| В7         | DM/TDQS          | В7                       | DDR3_DM1           | В7         | DDR3_DM0            |  |
| В8         | GND              | В8                       | GND                | В8         | GND                 |  |
| В9         | VDD              | В9                       | V1P5_S3            | В9         | V1P5_S3             |  |
| C1         | VDD              | C1                       | V1P5_S3            | C1         | V1P5_S3             |  |
| C2         | DQ<2>            | C2                       | M_DQ<9>            | C2         | M_DQ<2>             |  |
| C3         | DQS<0>           | C3                       | M_DQS<1>           | C3         | M_DQS<0>            |  |
| C7         | DQ<1>            | C7                       | M_DQ<10>           | <b>C</b> 7 | M_DQ<0>             |  |
| C8         | DQ<3>            | C8                       | M_DQ<15>           | C8         | M_DQ<5>             |  |
| C9         | GND              | C9                       | GND                | C9         | GND                 |  |
| D1         | GND              | D1                       | GND                | D1         | GND                 |  |
| D2         | DQ<6>            | D2                       | M_DQ<8>            | D2         | M_DQ<3>             |  |
| D3         | DQS_N<0>         | D3                       | M_DQS_N<1>         | D3         | M_DQS_N<0>          |  |
| D7         | VDD              | D7                       | V1P5_S3            | D7         | V1P5_S3             |  |
| D8         | GND              | D8                       | GND                | D8         | GND                 |  |
| D9         | GND              | D9                       | GND                | D9         | GND                 |  |
| E1         | VREFDQ           | E1                       | VREF_12            | E1         | VREF_11             |  |
| E2         | VDD              | E2                       | V1P5_S3            | E2         | V1P5_S3             |  |
| E3         | DQ<4>            | E3                       | M_DQ<13>           | E3         | M_DQ<1>             |  |
| E7         | DQ<7>            | E7                       | M_DQ<14>           | E7         | M_DQ<6>             |  |
| E8         | DQ<5>            | E8                       | M_DQ<11>           | E8         | M_DQ<4>             |  |
| E9         | VDD              | E9                       | V1P5_S3            | E9         | V1P5_S3             |  |

Document Number: 331167-003 White Paper

11



| DDD2 CDDAM |                  | Signal from SOC - RANK 1 |                            |      |                            |  |
|------------|------------------|--------------------------|----------------------------|------|----------------------------|--|
| DD         | OR3 SDRAM        | Botto                    | om Left (DQ 8 -15)         | Bott | om Right (DQ 0 - 7)        |  |
| Pin        | Pinout<br>Signal | Pin                      | Netname                    | Pin  | Netname                    |  |
| F1         |                  | F1                       |                            | F1   |                            |  |
| F2         | GND              | F2                       | GND                        | F2   | GND                        |  |
| F3         | RAS_N            | F3                       | M_RAS_N                    | F3   | M_RAS_N                    |  |
| F7         | CK<0>            | F7                       | M_CK<1>                    | F7   | M_CK<1>                    |  |
| F8         | GND              | F8                       | GND                        | F8   | GND                        |  |
| F9         |                  | F9                       |                            | F9   |                            |  |
| G1         | ODT<0>           | G1                       | M_ODT<1>                   | G1   | M_ODT<1>                   |  |
| G2         | VDD              | G2                       | V1P5_S3                    | G2   | V1P5_S3                    |  |
| G3         | CAS_N            | G3                       | M_CAS_N                    | G3   | M_CAS_N                    |  |
| G7         | CK_N<0>          | G7                       | M_CK_N<1>                  | G7   | M_CK_N<1>                  |  |
| G8         | VDD              | G8                       | V1P5_S3                    | G8   | V1P5_S3                    |  |
| G9         | CKE<0>           | G9                       | M_CKE<1>                   | G9   | M_CKE<1>                   |  |
| H1         |                  | H1                       |                            | H1   |                            |  |
| H2         | CS_N<0>          | H2                       | M_CS_N<1>                  | H2   | M_CS_N<1>                  |  |
| Н3         | WE_N             | H3                       | M_WE_N                     | Н3   | M_WE_N                     |  |
| H7         | A<10>            | H7                       | M_MA<10>                   | H7   | M_MA<10>                   |  |
| Н8         | ZQ               | Н8                       | Pull to GND with 240ohm,1% | H8   | Pull to GND with 240ohm,1% |  |
| H9         |                  | H9                       |                            | Н9   |                            |  |
| J1         | GND              | J1                       | GND                        | J1   | GND                        |  |
| J2         | BS<0>            | J2                       | M_BS<1>                    | J2   | M_BS<1>                    |  |
| J3         | BS<2>            | J3                       | M_BS<2>                    | J3   | M_BS<2>                    |  |
| J7         | A<15>            | J7                       | M_MA<15>                   | J7   | M_MA<15>                   |  |
| Ј8         | VREFCA           | Ј8                       | VREF_22                    | Ј8   | VREF_21                    |  |
| J9         | GND              | J9                       | GND                        | J9   | GND                        |  |
| K1         | VDD              | K1                       | V1P5_S3                    | K1   | V1P5_S3                    |  |
| K2         | A<3>             | K2                       | M_MA<4>                    | K2   | M_MA<4>                    |  |
| К3         | A<0>             | K3                       | M_MA<0>                    | K3   | M_MA<0>                    |  |
| K7         | A<12>            | K7                       | M_MA<12>                   | K7   | M_MA<12>                   |  |
| K8         | BS<1>            | K8                       | M_BS<0>                    | K8   | M_BS<0>                    |  |
| K9         | VDD              | К9                       | V1P5_S3                    | K9   | V1P5_S3                    |  |
| L1         | GND              | L1                       | GND                        | L1   | GND                        |  |



| DDR3 SDRAM |                  | Signal from SOC - RANK 1 |                    |      |                     |  |
|------------|------------------|--------------------------|--------------------|------|---------------------|--|
|            |                  | Botto                    | om Left (DQ 8 -15) | Bott | om Right (DQ 0 - 7) |  |
| Pin        | Pinout<br>Signal | Pin                      | Netname            | Pin  | Netname             |  |
| L2         | A<5>             | L2                       | M_MA<6>            | L2   | M_MA<6>             |  |
| L3         | A<2>             | L3                       | M_MA<2>            | L3   | M_MA<2>             |  |
| L7         | A<1>             | L7                       | M_MA<1>            | L7   | M_MA<1>             |  |
| L8         | A<4>             | L8                       | M_MA<3>            | L8   | M_MA<3>             |  |
| L9         | GND              | L9                       | GND                | L9   | GND                 |  |
| M1         | V1P5_S3          | M1                       | V1P5_S3            | M1   | V1P5_S3             |  |
| M2         | A<7>             | M2                       | M_MA<8>            | M2   | M_MA<8>             |  |
| М3         | A<9>             | М3                       | M_MA<9>            | М3   | M_MA<9>             |  |
| M7         | A<11>            | M7                       | M_MA<11>           | M7   | M_MA<11>            |  |
| M8         | A<6>             | M8                       | M_MA<5>            | M8   | M_MA<5>             |  |
| М9         | VDD              | M9                       | V1P5_S3            | М9   | V1P5_S3             |  |
| N1         | GND              | N1                       | GND                | N1   | GND                 |  |
| N2         | RST_N            | N2                       | M_DRAMRST_N        | N2   | M_DRAMRST_N         |  |
| N3         | A<13>            | N3                       | M_MA<13>           | N3   | M_MA<13>            |  |
| N7         | A<14>            | N7                       | M_MA<14>           | N7   | M_MA<14>            |  |
| N8         | A<8>             | N8                       | M_MA<7>            | N8   | M_MA<7>             |  |
| N9         | GND              | N9                       | GND                | N9   | GND                 |  |



# 2.3 Pin Swap Comparison between Single Rank and Dual Rank

Table 5. Pin Swap from Single Rank to Dual Rank for DQ (0 - 7)

| Single Rank |                |                           | Dual Rank  |          |                    |  |
|-------------|----------------|---------------------------|------------|----------|--------------------|--|
| U1B5        | (Top Right)    | U1B5 (Top Right) - Rank 0 |            | U2 (Bott | om Right) - Rank 1 |  |
| Pin         | Signals        | Pin                       | Signals    | Pin      | Signals            |  |
| A1          | GND            | A1                        | GND        | A1       | GND                |  |
| A2          | V1P5_S3        | A2                        | V1P5_S3    | A2       | V1P5_S3            |  |
| А3          |                | А3                        |            | А3       |                    |  |
| A7          |                | A7                        |            | A7       |                    |  |
| A8          | GND            | A8                        | GND        | A8       | GND                |  |
| A9          | V1P5_S3        | A9                        | V1P5_S3    | А9       | V1P5_S3            |  |
| B1          | GND            | B1                        | GND        | B1       | GND                |  |
| B2          | GND            | B2                        | GND        | B2       | GND                |  |
| В3          | M_DQ<0>        | В3                        | M_DQ<0>    | В3       | M_DQ<7>            |  |
| В7          | DDR3_DM0       | B7                        | DDR3_DM0   | В7       | DDR3_DM0           |  |
| В8          | GND            | B8                        | GND        | В8       | GND                |  |
| В9          | V1P5_S3        | В9                        | V1P5_S3    | В9       | V1P5_S3            |  |
| C1          | V1P5_S3        | C1                        | V1P5_S3    | C1       | V1P5_S3            |  |
| C2          | M_DQ<2>        | C2                        | M_DQ<5>    | C2       | M_DQ<2>            |  |
| C3          | M_DQS<0>       | C3                        | M_DQS<0>   | C3       | M_DQS<0>           |  |
| C7          | M_DQ<1>        | C7                        | M_DQ<7>    | C7       | M_DQ<0>            |  |
| C8          | M_DQ<3>        | C8                        | M_DQ<2>    | C8       | M_DQ<5>            |  |
| С9          | GND            | C9                        | GND        | C9       | GND                |  |
| D1          | GND            | D1                        | GND        | D1       | GND                |  |
| D2          | M_DQ<6>        | D2                        | M_DQ<4>    | D2       | M_DQ<3>            |  |
| D3          | M_DQS_N<<br>0> | D3                        | M_DQS_N<0> | D3       | M_DQS_N<0>         |  |
| D7          | V1P5_S3        | D7                        | V1P5_S3    | D7       | V1P5_S3            |  |
| D8          | GND            | D8                        | GND        | D8       | GND                |  |
| D9          | GND            | D9                        | GND        | D9       | GND                |  |
| E1          | VREF           | E1*                       | VREF_21    | E1**     | VREF_11            |  |
| E2          | V1P5_S3        | E2                        | V1P5_S3    | E2       | V1P5_S3            |  |
| E3          | M_DQ<4>        | E3                        | M_DQ<6>    | E3       | M_DQ<1>            |  |



| Single Rank |                                                   |                           | Dual                                           | l Rank   |                                                |
|-------------|---------------------------------------------------|---------------------------|------------------------------------------------|----------|------------------------------------------------|
| U1B5        | (Top Right)                                       | U1B5 (Top Right) - Rank 0 |                                                | U2 (Bott | com Right) - Rank 1                            |
| Pin         | Signals                                           | Pin                       | Signals                                        | Pin      | Signals                                        |
| E7          | M_DQ<7>                                           | E7                        | M_DQ<1>                                        | E7       | M_DQ<6>                                        |
| E8          | M_DQ<5>                                           | E8                        | M_DQ<3>                                        | E8       | M_DQ<4>                                        |
| E9          | V1P5_S3                                           | E9                        | V1P5_S3                                        | E9       | V1P5_S3                                        |
| F1          |                                                   | F1                        |                                                | F1       |                                                |
| F2          | GND                                               | F2                        | GND                                            | F2       | GND                                            |
| F3          | M_RAS_N                                           | F3                        | M_RAS_N                                        | F3       | M_RAS_N                                        |
| F7          | M_CK<0>                                           | F7                        | M_CK<0>                                        | F7       | M_CK<1>                                        |
| F8          | GND                                               | F8                        | GND                                            | F8       | GND                                            |
| F9          |                                                   | F9                        |                                                | F9       |                                                |
| G1          | M_ODT<0>                                          | G1                        | M_ODT<0>                                       | G1       | M_ODT<1>                                       |
| G2          | V1P5_S3                                           | G2                        | V1P5_S3                                        | G2       | V1P5_S3                                        |
| G3          | M_CAS_N                                           | G3                        | M_CAS_N                                        | G3       | M_CAS_N                                        |
| G7          | M_CK_N<0<br>>                                     | G7                        | M_CK_N<0>                                      | G7       | M_CK_N<1>                                      |
| G8          | V1P5_S3                                           | G8                        | V1P5_S3                                        | G8       | V1P5_S3                                        |
| G9          | M_CKE<0>                                          | G9                        | M_CKE<0>                                       | G9       | M_CKE<1>                                       |
| H1          |                                                   | H1                        |                                                | H1       |                                                |
| H2          | M_CS_N<0 >                                        | H2                        | M_CS_N<0>                                      | H2       | M_CS_N<1>                                      |
| Н3          | M_WE_N                                            | Н3                        | M_WE_N                                         | H3       | M_WE_N                                         |
| H7          | M_MA<10>                                          | H7                        | M_MA<10>                                       | H7       | M_MA<10>                                       |
| Н8          | Pull down to<br>GND with<br>240ohm,1%<br>resistor | Н8                        | Pull down to GND<br>with 240ohm,1%<br>resistor | Н8       | Pull down to GND<br>with 240ohm,1%<br>resistor |
| H9          |                                                   | H9                        |                                                | H9       |                                                |
| J1          | GND                                               | J1                        | GND                                            | J1       | GND                                            |
| J2          | M_BS<0>                                           | J2                        | M_BS<0>                                        | J2       | M_BS<1>                                        |
| J3          | M_BS<2>                                           | J3                        | M_BS<2>                                        | J3       | M_BS<2>                                        |
| J7          | M_MA<15>                                          | J7                        | M_MA<15>                                       | J7       | M_MA<15>                                       |
| Ј8          | VREF_11                                           | J8**                      | VREF_11                                        | J8*      | VREF_21                                        |
| J9          | GND                                               | J9                        | GND                                            | J9       | GND                                            |
| K1          | V1P5_S3                                           | K1                        | V1P5_S3                                        | K1       | V1P5_S3                                        |
| K2          | M_MA<3>                                           | K2                        | M_MA<3>                                        | K2       | M_MA<4>                                        |

December 2014 White Paper Document Number: 331167-003 15



| Single Rank      |                 | Dual Rank                 |             |                            |             |
|------------------|-----------------|---------------------------|-------------|----------------------------|-------------|
| U1B5 (Top Right) |                 | U1B5 (Top Right) - Rank 0 |             | U2 (Bottom Right) - Rank 1 |             |
| Pin              | Signals         | Pin                       | Signals     | Pin                        | Signals     |
| К3               | M_MA<0>         | К3                        | M_MA<0>     | К3                         | M_MA<0>     |
| K7               | M_MA<12>        | K7                        | M_MA<12>    | K7                         | M_MA<12>    |
| K8               | M_BS<1>         | K8                        | M_BS<1>     | K8                         | M_BS<0>     |
| К9               | V1P5_S3         | K9                        | V1P5_S3     | К9                         | V1P5_S3     |
| L1               | GND             | L1                        | GND         | L1                         | GND         |
| L2               | M_MA<5>         | L2                        | M_MA<5>     | L2                         | M_MA<6>     |
| L3               | M_MA<2>         | L3                        | M_MA<2>     | L3                         | M_MA<2>     |
| L7               | M_MA<1>         | L7                        | M_MA<1>     | L7                         | M_MA<1>     |
| L8               | M_MA<4>         | L8                        | M_MA<4>     | L8                         | M_MA<3>     |
| L9               | GND             | L9                        | GND         | L9                         | GND         |
| M1               | V1P5_S3         | M1                        | V1P5_S3     | M1                         | V1P5_S3     |
| M2               | M_MA<7>         | M2                        | M_MA<7>     | M2                         | M_MA<8>     |
| М3               | M_MA<9>         | М3                        | M_MA<9>     | М3                         | M_MA<9>     |
| M7               | M_MA<11>        | M7                        | M_MA<11>    | M7                         | M_MA<11>    |
| M8               | M_MA<6>         | M8                        | M_MA<6>     | M8                         | M_MA<5>     |
| M9               | V1P5_S3         | M9                        | V1P5_S3     | M9                         | V1P5_S3     |
| N1               | GND             | N1                        | GND         | N1                         | GND         |
| N2               | M_DRAMRS<br>T_N | N2                        | M_DRAMRST_N | N2                         | M_DRAMRST_N |
| N3               | M_MA<13>        | N3                        | M_MA<13>    | N3                         | M_MA<13>    |
| N7               | M_MA<14>        | N7                        | M_MA<14>    | N7                         | M_MA<14>    |
| N8               | M_MA<8>         | N8                        | M_MA<8>     | N8                         | M_MA<7>     |
| N9               | GND             | N9                        | GND         | N9                         | GND         |

#### Notes:

- \* Connect Rank 0 SDRAM pin E1 and Rank 1 SDRAM pin J8 at same net, VREF\_21
  to meet the design guide rules for the dual rank implementation.
- 2. \*\* Connect Rank 0 SDRAM pin J8 and Rank 1 SDRAM pin E1 at same net, VREF\_11 to meet the design guide rules for the dual rank implementation.
- 3. Highlighted signal indicate the pin swapping occur. Swapping the signal allows the some of the address lines to be mirror image between SDRAMs on the top & bottom.



Table 6. Pin Swap from Single Rank to Dual Rank for DQ (8 - 15)

| Single Rank     |                | Dual Rank                |            |                         |            |
|-----------------|----------------|--------------------------|------------|-------------------------|------------|
| U1A1 (Top Left) |                | U1A1 (Top Left) - Rank 0 |            | U1 (Bottom Left) - Rank |            |
| Pin             | Signals        | Pin                      | Signals    | Pin                     | Signals    |
| A1              | GND            | A1                       | GND        | A1                      | GND        |
| A2              | V1P5_S3        | A2                       | V1P5_S3    | A2                      | V1P5_S3    |
| А3              |                | A3                       |            | А3                      |            |
| A7              |                | A7                       |            | A7                      |            |
| A8              | GND            | A8                       | GND        | A8                      | GND        |
| A9              | V1P5_S3        | A9                       | V1P5_S3    | A9                      | V1P5_S3    |
| B1              | GND            | B1                       | GND        | B1                      | GND        |
| B2              | GND            | B2                       | GND        | B2                      | GND        |
| В3              | M_DQ<8>        | В3                       | M_DQ<10>   | В3                      | M_DQ<12>   |
| В7              | DDR3_DM1       | В7                       | DDR3_DM1   | В7                      | DDR3_DM1   |
| В8              | GND            | В8                       | GND        | В8                      | GND        |
| В9              | V1P5_S3        | В9                       | V1P5_S3    | В9                      | V1P5_S3    |
| C1              | V1P5_S3        | C1                       | V1P5_S3    | C1                      | V1P5_S3    |
| C2              | M_DQ<10>       | C2                       | M_DQ<15>   | C2                      | M_DQ<9>    |
| С3              | M_DQS<1>       | C3                       | M_DQS<1>   | C3                      | M_DQS<1>   |
| C7              | M_DQ<9>        | C7                       | M_DQ<12>   | C7                      | M_DQ<10>   |
| C8              | M_DQ<11>       | C8                       | M_DQ<9>    | C8                      | M_DQ<15>   |
| С9              | GND            | C9                       | GND        | C9                      | GND        |
| D1              | GND            | D1                       | GND        | D1                      | GND        |
| D2              | M_DQ<14>       | D2                       | M_DQ<11>   | D2                      | M_DQ<8>    |
| D3              | M_DQS_N<<br>1> | D3                       | M_DQS_N<1> | D3                      | M_DQS_N<1> |
| D7              | V1P5_S3        | D7                       | V1P5_S3    | D7                      | V1P5_S3    |
| D8              | GND            | D8                       | GND        | D8                      | GND        |
| D9              | GND            | D9                       | GND        | D9                      | GND        |
| E1              | VREF           | E1*                      | VREF_22    | E1**                    | VREF_12    |
| E2              | V1P5_S3        | E2                       | V1P5_S3    | E2                      | V1P5_S3    |
| E3              | M_DQ<12>       | E3                       | M_DQ<14>   | E3                      | M_DQ<13>   |
| E7              | M_DQ<15>       | E7                       | M_DQ<13>   | E7                      | M_DQ<14>   |
| E8              | M_DQ<13>       | E8                       | M_DQ<8>    | E8                      | M_DQ<11>   |

Intel® Quark™ SoC X1000 Platform: DDR3 Dual Rank Memory Down Schematic Guide December 2014 White Paper

Document Number: 331167-003 . 17



| Single Rank     |                                                   | Dual Rank                |                                                |                         |                                                   |
|-----------------|---------------------------------------------------|--------------------------|------------------------------------------------|-------------------------|---------------------------------------------------|
| U1A1 (Top Left) |                                                   | U1A1 (Top Left) - Rank 0 |                                                | U1 (Bottom Left) - Rank |                                                   |
| Pin             | Signals                                           | Pin                      | Signals                                        | Pin                     | Signals                                           |
| E9              | V1P5_S3                                           | E9                       | V1P5_S3                                        | E9                      | V1P5_S3                                           |
| F1              |                                                   | F1                       |                                                | F1                      |                                                   |
| F2              | GND                                               | F2                       | GND                                            | F2                      | GND                                               |
| F3              | M_RAS_N                                           | F3                       | M_RAS_N                                        | F3                      | M_RAS_N                                           |
| F7              | M_CK<0>                                           | F7                       | M_CK<0>                                        | F7                      | M_CK<1>                                           |
| F8              | GND                                               | F8                       | GND                                            | F8                      | GND                                               |
| F9              |                                                   | F9                       |                                                | F9                      |                                                   |
| G1              | M_ODT<0>                                          | G1                       | M_ODT<0>                                       | G1                      | M_ODT<1>                                          |
| G2              | V1P5_S3                                           | G2                       | V1P5_S3                                        | G2                      | V1P5_S3                                           |
| G3              | M_CAS_N                                           | G3                       | M_CAS_N                                        | G3                      | M_CAS_N                                           |
| G7              | M_CK_N<0 >                                        | <b>G</b> 7               | M_CK_N<0>                                      | G7                      | M_CK_N<1>                                         |
| G8              | V1P5_S3                                           | G8                       | V1P5_S3                                        | G8                      | V1P5_S3                                           |
| G9              | M_CKE<0>                                          | G9                       | M_CKE<0>                                       | G9                      | M_CKE<1>                                          |
| H1              |                                                   | H1                       |                                                | H1                      |                                                   |
| H2              | M_CS_N<0 >                                        | H2                       | M_CS_N<0>                                      | H2                      | M_CS_N<1>                                         |
| Н3              | M_WE_N                                            | НЗ                       | M_WE_N                                         | НЗ                      | M_WE_N                                            |
| H7              | M_MA<10>                                          | H7                       | M_MA<10>                                       | H7                      | M_MA<10>                                          |
| H8              | Pull down to<br>GND with<br>240ohm,1%<br>resistor | Н8                       | Pull down to GND<br>with 240ohm,1%<br>resistor | H8                      | Pull down to<br>GND with<br>240ohm,1%<br>resistor |
| H9              |                                                   | H9                       |                                                | H9                      |                                                   |
| J1              | GND                                               | J1                       | GND                                            | J1                      | GND                                               |
| J2              | M_BS<0>                                           | J2                       | M_BS<0>                                        | J2                      | M_BS<1>                                           |
| J3              | M_BS<2>                                           | J3                       | M_BS<2>                                        | J3                      | M_BS<2>                                           |
| J7              | M_MA<15>                                          | J7                       | M_MA<15>                                       | J7                      | M_MA<15>                                          |
| Ј8              | VREF                                              | J8**                     | VREF_12                                        | J8*                     | VREF_22                                           |
| J9              | GND                                               | J9                       | GND                                            | J9                      | GND                                               |
| K1              | V1P5_S3                                           | K1                       | V1P5_S3                                        | K1                      | V1P5_S3                                           |
| K2              | M_MA<3>                                           | K2                       | M_MA<3>                                        | K2                      | M_MA<4>                                           |
| К3              | M_MA<0>                                           | K3                       | M_MA<0>                                        | К3                      | M_MA<0>                                           |
| K7              | M_MA<12>                                          | K7                       | M_MA<12>                                       | K7                      | M_MA<12>                                          |



| Single Rank     |                 | Dual Rank                |             |                              |             |
|-----------------|-----------------|--------------------------|-------------|------------------------------|-------------|
| U1A1 (Top Left) |                 | U1A1 (Top Left) - Rank 0 |             | U1 (Bottom Left) - Rank<br>1 |             |
| Pin             | Signals         | Pin                      | Signals     | Pin                          | Signals     |
| K8              | M_BS<1>         | K8                       | M_BS<1>     | K8                           | M_BS<0>     |
| K9              | V1P5_S3         | K9                       | V1P5_S3     | K9                           | V1P5_S3     |
| L1              | GND             | L1                       | GND         | L1                           | GND         |
| L2              | M_MA<5>         | L2                       | M_MA<5>     | L2                           | M_MA<6>     |
| L3              | M_MA<2>         | L3                       | M_MA<2>     | L3                           | M_MA<2>     |
| L7              | M_MA<1>         | L7                       | M_MA<1>     | L7                           | M_MA<1>     |
| L8              | M_MA<4>         | L8                       | M_MA<4>     | L8                           | M_MA<3>     |
| L9              | GND             | L9                       | GND         | L9                           | GND         |
| M1              | V1P5_S3         | M1                       | V1P5_S3     | M1                           | V1P5_S3     |
| M2              | M_MA<7>         | M2                       | M_MA<7>     | M2                           | M_MA<8>     |
| М3              | M_MA<9>         | М3                       | M_MA<9>     | М3                           | M_MA<9>     |
| M7              | M_MA<11>        | M7                       | M_MA<11>    | M7                           | M_MA<11>    |
| M8              | M_MA<6>         | M8                       | M_MA<6>     | M8                           | M_MA<5>     |
| M9              | V1P5_S3         | M9                       | V1P5_S3     | M9                           | V1P5_S3     |
| N1              | GND             | N1                       | GND         | N1                           | GND         |
| N2              | M_DRAMRS<br>T_N | N2                       | M_DRAMRST_N | N2                           | M_DRAMRST_N |
| N3              | M_MA<13>        | N3                       | M_MA<13>    | N3                           | M_MA<13>    |
| N7              | M_MA<14>        | N7                       | M_MA<14>    | N7                           | M_MA<14>    |
| N8              | M_MA<8>         | N8                       | M_MA<8>     | N8                           | M_MA<7>     |
| N9              | GND             | N9                       | GND         | N9                           | GND         |

#### Notes:

- \*Connect Rank 0 SDRAM pin E1 and Rank 1 SDRAM pin J8 at same net, VREF\_22 to meet the design guide rules for the dual rank implementation.
- 2. \*\* Connect Rank 0 SDRAM pin J8 and Rank 1 SDRAM pin E1 at same net, VREF\_12 to meet the design guide rules for the dual rank implementation.
- 3. Highlighted signal indicate the pin swapping occur. Swapping the signal allows the some of the address lines to be mirror image between SDRAMs on the top & bottom.

Intel® Quark $^{\text{TM}}$  SoC X1000 Platform: DDR3 Dual Rank Memory Down Schematic Guide December 2014 White Paper Document Number: 331167-003 19



### 2.4 Dual Rank Memory Down Schematic Design

This section provides an example of a schematic drawing that is based on bit swapping, as described in Section 2.3.

**Note:** This schematic design is not based on an actual working board design. It is a reference schematic only.

Figure 2. Intel® Quark™ SoC X1000 - Rank 0, M\_DQ [0-7] Memory Down Schematic Design



Intel® Quark™ SoC X1000 Platform: DDR3 Dual Rank Memory Down Schematic Guide
White Paper
December 2014
Document Number: 331167-003



Figure 3. Intel® Quark™ SoC X1000 - Rank 0, M\_DQ [8-15] Memory Down Schematic Design



Intel® Quark  $^{\text{IM}}$  SoC X1000 Platform: DDR3 Dual Rank Memory Down Schematic Guide December 2014 White Paper Document Number: 331167-003 21

December 2014



Figure 4. Intel® Quark™ SoC X1000 - Rank1, M\_DQ [0-7] Memory Down Schematic **Design** 





Figure 5. Intel® Quark™ SoC X1000 - Rank1, M\_DQ [8-15] Memory Down Schematic Design



Intel® Quark  $^{\text{IM}}$  SoC X1000 Platform: DDR3 Dual Rank Memory Down Schematic Guide December 2014 White Paper Document Number: 331167-003 23



Figure 6. Intel® Quark™ SoC X1000 - Parallel Termination Resistors (30.1ohm)

