# Some numbers and their 'meaning'

- These numbers occur very frequently in discussion
- 0x 80000000 = 2 GB = KERNBASE
- 0x 100000 = 1 MB = EXTMEM
- 0x 80100000 = 2GB + 1MB = KERNLINK
- 0x E000000 = 224 MB = PHYSTOP
- 0x FE000000 = 3.96 GB = 4064 MB = DEVSPACE
  - 4096 4064 = 32 MB left on top

## X86 Memory Management

# X86 address: protected mode address translation



# X86 paging



Figure 8.23 Paging in the IA-32 architecture.

# **Segmentation + Paging**



# **GDT Entry**

| 31         |       | 16             | 15 0        |            |  |  |  |  |
|------------|-------|----------------|-------------|------------|--|--|--|--|
| Base       | 0:15  |                | Limit 0:15  |            |  |  |  |  |
| 63 56      | 55 52 | 51 48          | 47 40       | 39 32      |  |  |  |  |
| Base 24:31 | Flags | Limit<br>16:19 | Access Byte | Base 16:23 |  |  |  |  |

# Page Directory Entry (PDE) Page Table Entry (PTE)

| 31                   |                                 | 12 11 10 9 8 7 6 5 4 3 2 1 0 |                |                               |
|----------------------|---------------------------------|------------------------------|----------------|-------------------------------|
|                      |                                 | A D CW                       | Р              | Present                       |
|                      | Page table physical page number | A G P O A C W U W P          | W              | Writable                      |
|                      |                                 |                              | U              | User                          |
|                      | PDE                             |                              | WT             | 1=Write-through, 0=Write-back |
|                      |                                 | CD                           | Cache disabled |                               |
|                      |                                 |                              | Α              | Accessed                      |
| 31                   |                                 | 1211100076542210             | D              | Dirty                         |
| 31                   |                                 | 121110 9 0 7 0 9 4 9 2 1 0   | PS             | Page size (0=4KB, 1=4MB)      |
| Physical page number | Physical page number            | A GADACWUWP                  | PAT            | Page table attribute index    |
|                      |                                 |                              | G              | Global page                   |
|                      | PTE                             |                              | AVL            | Available for system use      |

# Segment selector



TI Table index (0=GDT, 1=LDT) RPL Requester privilege level

## EFLAGS register



## CR0

|     | 31 30 29 28         | 1  | 9 18 17       | 16     | 15       | 6 | 5      | 4      | 3             | 2   | 1      | 0    |         |
|-----|---------------------|----|---------------|--------|----------|---|--------|--------|---------------|-----|--------|------|---------|
| CR0 | P C N<br>G D W      |    | A<br>M        | W<br>P |          |   | N<br>E | E<br>T | T<br>S        |     | M<br>P |      |         |
| PE  | Protection enabled  | ET | Exte          | ns     | ion type | N | IW     |        | No            | ٥t١ | vri    | te-  | through |
| MP  | Monitor coprocessor | NE | Numeric error |        | ic error | C | D      |        | Cache disable |     |        | able |         |
| EM  | Emulation           | WP | Write protect |        | rotect   | Р | G      |        | Paging        |     |        |      |         |
| TS  | Task switched       | AM | Aliq          | nm     | ent mask |   |        |        |               |     |        |      |         |

PG: Paging enabled or not WP: Write protection on/off

**PE: Protection Enabled --> protected mode.** 

## CR2



## CR3

CR3 Page-Directory-Table Base Address P P P C W D T

PWT Page-level writes transparent

PCT Page-level cache disable

## CR4

31 11 10 9 8 4 3 2 1 0 D E AS CR4 C Е VME Virtual-8086 mode extensions Machine check enable MCE PVI Protected-mode virtual interrupts PGE Page-global enable PCE TSD Time stamp disable Performance counter enable OSFXSR OS FXSAVE/FXRSTOR support DE Debugging extensions PSE Page size extensions OSXMM- OS unmasked exception support **EXCPT** PAE Physical-address extension

# mmu.h : paging related macros

```
// offset of PTX in a linear
#define PTXSHIFT
                     12
address
#define PDXSHIFT
                     22
                             // offset of PDX in a linear
address
#define PDX(va) (((uint)(va) >> PDXSHIFT) & 0x3FF)// page directory index
#define PTX(va) (((uint)(va) >> PTXSHIFT) & 0x3FF)// page table index
// construct virtual address from indexes and offset
#define PGADDR(d, t, o) ((uint)((d) << PDXSHIFT | (t) << PTXSHIFT
 (0)))
// +-----10-----+
// Page Directory | Page Table | Offset within Page
         Index
                         Index
// \--- PDX(va) --/ \--- PTX(va) --/
```

# mmu.h : paging related macros

```
// Page directory and page table constants.
#define NPDENTRIES 1024 // #
directory entries per page directory
                       1024 // # PTEs
#define NPTENTRIES
per page table
                       4096
#define PGSIZE
                                // bytes
mapped by a page
#define PGROUNDUP(sz) (((sz)+PGSIZE-1) &
~ (PGSIZE-1))
\#define\ PGROUNDDOWN(a)\ (((a))\ \&\ \sim (PGSIZE-1))
```

# mmu.h : paging related macros

```
// Page table/directory entry flags.
#define PTE_P
                       0 \times 001
                               // Present
                       0x002 // Writeable
#define PTE_W
#define PTE_U
                       0x004 // User
                       0x080 // Page Size
#define PTE_PS
// Address in page table or page directory entry
#define PTE_ADDR(pte) ((uint)(pte) & ~0xFFF) //
get all but last 12 bits
#define PTE_FLAGS(pte) ((uint)(pte) & 0xFFF) //
get last 12 bits
```

# mmu.h: Segmentation related macros

```
// various segment selectors.
#define SEG KCODE 1 // kernel code
#define SEG KDATA 2 // kernel data+stack
#define SEG UCODE 3 // user code
#define SEG UDATA 4 // user data+stack
#define SEG_TSS 5 // this process's task
state
```

# mmu.h: Segmentation related macros

```
// various segment selectors.
#define SEG KCODE 1 // kernel code
#define SEG KDATA 2 // kernel data+stack
#define SEG UCODE 3 // user code
#define SEG UDATA 4 // user data+stack
#define SEG_TSS 5 // this process's task state
#define NSEGS 6
```

# mmu.h: Segmentation related macros

#### struct segdesc { // 64 bit in size

```
uint lim_15_0 : 16; // Low bits of segment limit
 uint base_15_0 : 16; // Low bits of segment base address
 uint base_23_16: 8; // Middle bits of segment base address
 uint type: 4; // Segment type (see STS_ constants)
 uint s: 1; // 0 = system, 1 = application
 uint dpl: 2; // Descriptor Privilege Level
 uint p : 1; // Present
 uint lim_19_16 : 4; // High bits of segment limit
 uint avl : 1; // Unused (available for software use)
 uint rsv1 : 1; // Reserved
 uint db : 1; // 0 = 16-bit segment, 1 = 32-bit segment
 uint g: 1; // Granularity: limit scaled by 4K when set
 uint base_31_24 : 8; // High bits of segment base address
};
```

# mmu.h: Segmentation related code

```
// Application segment type bits
                        // Executable segment
#define STA X
                  8x0
                        // Writeable (non-executable
#define STA W
                  0x2
segments)
#define STA R
                        // Readable (executable
                  0x2
segments)
// System segment type bits
                          // Available 32-bit TSS
#define STS_T32A
                    0x9
#define STS IG32
                          // 32-bit Interrupt Gate
                   0xE
#define STS TG32
                    0xF
                          // 32-bit Trap Gate
```

# Code from bootasm.S bootmain.c is over! Kernel is loaded. Now kernel is going to prepare itself

## main() in main.c

- Initializes "free list" of page frames
  - In 2 steps. Why?
- Sets up page table for kernel
- Detects configuration of all processors
- Starts all processors
  - Just like the first processor
- Creates the first process!

- Initializes
  - LAPIC on each processor, IOAPIC
  - Disables PIC
  - "Console" hardware (the standard I/O)
  - Serial Port
  - Interrupt Descriptor Table
  - Buffer Cache
  - Files Table
  - Hard Disk (IDE)

# main() in main.c

```
int
                                void
main(void) {
                                kinit1(void *vstart, void
                               *vend) {
 kinit1(end,
P2V(4*1024*1024)); // phys
                                 initlock(&kmem.lock,
page allocator
                                "kmem");
 kvmalloc();
               // kernel page
                                 kmem.use_lock = 0;
table
                                 freerange(vstart, vend);
```

#### main() in main.c

```
void
freerange(void *vstart, void
*vend)
 char *p;
 p =
(char*)PGROUNDUP((uint)vsta
rt);
 for(; p + PGSIZE <=
(char*)vend; p += PGSIZE)
  kfree(p);
```

```
kfree(char *v) {
  struct run *r;
  if((uint)v % PGSIZE | | v <</pre>
end | V2P(v) >= PHYSTOP)
    panic("kfree");
  // Fill with junk to catch
dangling refs.
  memset(v, 1, PGSIZE);
  if (kmem.use_lock)
    acquire(&kmem.lock);
  r = (struct run*)v;
  r->next = kmem.freelist;
  kmem.freelist = r;
  if (kmem.use_lock)
    release(&kmem.lock); }
```



# Back to main()

```
int
main(void) {
 kinit1(end,
P2V(4*1024*1024)); //
phys page allocator
 kvmalloc();
kernel page table
```

```
// Allocate one page
table for the machine
for the kernel address
// space for scheduler
processes.
void
kvmalloc(void)
 kpgdir = setupkvm();
 switchkvm();
```

```
// Allocate one page
   Back to
                       table for the machine
    main()
                       for the kernel address
int
                       // space for scheduler
                       processes.
main(void) {
                       void
 kinit1(end,
P2V(4*1024*1024)); //
                       kvmalloc(void)
phys page allocator
 kvmalloc();
                        kpgdir =
kernel page table
                       setupkvm(); // global
                       var kpgdir
                        switchkvm();
```

```
pde t*
                                for(k = kmap; k <
setupkvm(void)
                               &kmap[NELEM(kmap)];
                               k++)
                                  if(mappages(pgdir, k-
 pde_t *pgdir;
                               >virt, k->phys end - k-
 struct kmap *k;
                               >phys_start,
 if((pgdir = (pde_t*)kalloc())
                                         (uint)k-
== 0)
                               >phys_start, k->perm) <
  return 0;
                               0) {
 memset(pgdir, 0, PGSIZE);
                                   freevm(pgdir);
 if (P2V(PHYSTOP) >
                                   return 0;
(void*)DEVSPACE)
  panic("PHYSTOP too
                                 return pgdir;
high");
```

```
static struct kmap {
  void *virt;
  uint phys_start;
  uint phys_end;
  int perm;
} kmap[] = {
  { (void*)KERNBASE, 0, EXTMEM, PTE_W}, // I/O space
  { (void*)KERNLINK, V2P(KERNLINK), V2P(data), 0}, // kern text+rodata
  { (void*)data, V2P(data), PHYSTOP, PTE_W}, // kern data+memory
  { (void*)DEVSPACE, DEVSPACE, 0, PTE_W}, // more devices
};
```

#### kmap[] mappings done in kvmalloc(). This shows segmentwise, entries are done in page directory and page table for corresponding VA-> PA mappings



#### **Remidner: PDE and PTE entries**



# pgdir

#### **Before mappages()**





## main()->seginit()

- Re-initialize GDT
- Once and forever now
- Just set 4 entries
  - All spanning 4 GB
  - Differing only in permissions and privilege level



# After seginit()

- While running kernel code, necessary to switch CS, DS, SS to index 1,2,2 in GDT
- While running user code, necessary to switch CS, DS, SS to index 3,4,4 in GDT
- This happens automatically as part of "trap" handling (covered separately)

## Memory Management



# X86 page table hardware





# Layout of process's VA space



## Memory Layout of a user process

The "guard page" is just a mapping in page table. No frame allocated. It's marked as invalid. So if stack grows (due to many function calls), then OS will detect it with an exception



## Memory Layout of a user process



#### On sbrk()

The system call to grow process's address space. Calls growproc()

#### growproc()

Allocate a frame, Add an entry in page table at the top (above proc->sz)
//This entry can't go beyond KERNBASE
Calls switchuvm()

#### Switchuvm()

Ultimately loads CR3, invalidating cache



#### exec()

```
sys_exec()
    exec(path, argv)
exec(parth, argv)
    ip = namei(path))
    readi(ip, (char*)&elf, 0, sizeof(elf)) != sizeof(elf)
    for(i=0, off=elf.phoff; i<elf.phnum; i++, off+=sizeof(ph)){
       if(readi(ip, (char*)&ph, off, sizeof(ph)) != sizeof(ph))
       if((sz = allocuvm(pgdir, sz, ph.vaddr + ph.memsz)) == 0)
       if(loaduvm(pgdir, (char*)ph.vaddr, ip, ph.off, ph.filesz) < 0)
    }
```

## exec()

exec(parth, argv)

```
// Allocate two pages at the next page boundary.
// Make the first inaccessible. Use the second as the user
stack.
sz = PGROUNDUP(sz);
if((sz = allocuvm(pgdir, sz, sz + 2*PGSIZE)) == 0)
// Push argument strings, prepare rest of stack in ustack.
 for(argc = 0; argv[argc]; argc++) {
  sp = (sp - (strlen(argv[argc]) + 1)) \& ~3;
  if(copyout(pgdir, sp, argv[argc], strlen(argv[argc]) + 1) < 0)
```