







## **Design Rules Verification Report**

Filename: C:\Users\matt\Dropbox\Ventilator Shit\PCB\alarm\_module\pcb\alarm\_module.Pc

Warnings 0
Rule Violations 124

| Warnings |   |
|----------|---|
| Total    | 0 |

| Rule Violations                                                                        |     |
|----------------------------------------------------------------------------------------|-----|
| Clearance Constraint (Gap=0.2mm) (All),(All)                                           | 1   |
| Short-Circuit Constraint (Allowed=No) (All),(All)                                      | 1   |
| Un-Routed Net Constraint ( (All) )                                                     | 1   |
| Modified Polygon (Allow modified: No), (Allow shelved: No)                             | 0   |
| Width Constraint (Min=0.2mm) (Max=0.6mm) (Preferred=0.4mm) (All)                       | 0   |
| Power Plane Connect Rule(Relief Connect )(Expansion=0.508mm) (Conductor Width=0.254mm) |     |
| Hole Size Constraint (Min=0.025mm) (Max=2.54mm) (All)                                  |     |
| Hole To Hole Clearance (Gap=0.254mm) (All),(All)                                       | 1   |
| Minimum Solder Mask Sliver (Gap=0.254mm) (All),(All)                                   |     |
| Silk To Solder Mask (Clearance=0.254mm) (IsPad),(All)                                  |     |
| Silk to Silk (Clearance=0.254mm) (All),(All)                                           |     |
| Net Antennae (Tolerance=0mm) (All)                                                     | 1   |
| Room alarm_module (Bounding Region = (90mm, 65mm, 197mm, 135mm)                        |     |
| Room power (Bounding Region = (147mm, 61mm, 190mm, 97mm) (InComponentClass('power'))   |     |
| Height Constraint (Min=0mm) (Max=25.4mm) (Prefered=12.7mm) (All)                       |     |
| Total                                                                                  | 124 |

### Clearance Constraint (Gap=0.2mm) (All),(All)

Clearance Constraint: (Collision < 0.2mm) Between Pad J3-MNT(95.5mm,33mm) on Multi-Layer And Via (96.4mm,32.8mm)

#### Short-Circuit Constraint (Allowed=No) (All),(All)

Short-Circuit Constraint: Between Pad J3-MNT(95.5mm,33mm) on Multi-Layer And Via (96.4mm,32.8mm) from Top Layer to

# Un-Routed Net Constraint ((All))

Un-Routed Net Constraint: Net GND Between Via (96.4mm,32.8mm) from Top Layer to Bottom Layer And Pac

### Hole Size Constraint (Min=0.025mm) (Max=2.54mm) (All)

Hole Size Constraint: (3mm > 2.54mm) Pad Free-MP1(2.5mm,2.5mm) on Multi-Layer Actual Hole Size = 3mm

Hole Size Constraint: (3mm > 2.54mm) Pad Free-MP2(2.5mm,67.5mm) on Multi-Layer Actual Hole Size = 3mm

Hole Size Constraint: (3mm > 2.54mm) Pad Free-MP3(97.5mm,67.5mm) on Multi-Layer Actual Hole Size = 3mm

Hole Size Constraint: (3mm > 2.54mm) Pad Free-MP4(97.5mm,2.5mm) on Multi-Layer Actual Hole Size = 3mm

Hole Size Constraint: (3.2mm > 2.54mm) Pad J2-POS1(98mm,44.435mm) on Multi-Layer Actual Hole Size = 3.2mm

Hole Size Constraint: (3.2mm > 2.54mm) Pad J2-POS2(98mm,55.565mm) on Multi-Layer Actual Hole Size = 3.2mm

Hole Size Constraint: (3mm > 2.54mm) Pad J3-MNT(95.5mm,33mm) on Multi-Layer Actual Hole Size = 3mm

# Hole To Hole Clearance (Gap=0.254mm) (All),(All)

Hole To Hole Clearance Constraint: (Collision < 0.254mm) Between Pad J3-MNT(95.5mm,33mm) on Multi-Layer And Via

# Minimum Solder Mask Sliver (Gap=0.254mm) (All),(All) Minimum Solder Mask Sliver Constraint: (0.017mm < 0.254mm) Between Pad C1-1(38.29mm,43.6mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.017mm < 0.254mm) Between Pad C6-1(73.49mm,50mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.017mm < 0.254mm) Between Pad C7-1(33.7mm,41.09mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.017mm < 0.254mm) Between Pad C8-1(33.6mm,36.19mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.017mm < 0.254mm) Between Pad C9-1(42.71mm,30.2mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R10-1(42.9mm,8.3mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R1-1(32.5mm,37.4mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R11-1(3.6mm,10.7mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R12-1(4.9mm,10.7mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R13-1(16mm,19.4mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R14-1(16.3mm,12mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R15-1(34.1mm,19.8mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R16-1(8.9mm,29.1mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R17-1(6.9mm,29.2mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R18-1(4.8mm,29.3mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R19-1(14.675mm,27.075mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R20-1(14.7mm,19.4mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R2-1(39.8mm,43.6mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R21-1(14.7mm,12mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R3-1(29.9mm,17.2mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R4-1(7mm,10.6mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R5-1(35.3mm,19.8mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R6-1(16.175mm,27.075mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.247mm < 0.254mm) Between Pad R9-1(40.7mm,8.3mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.133mm < 0.254mm) Between Pad U1-1(36.4mm,39.75mm) on Top Layer And Pac Minimum Solder Mask Sliver Constraint: (0.133mm < 0.254mm) Between Pad U1-12(36.4mm,34.25mm) on Top Layer Anc Minimum Solder Mask Sliver Constraint: (0.133mm < 0.254mm) Between Pad U1-24(43.25mm,32.9mm) on Top Layer Anc Minimum Solder Mask Sliver Constraint: (0.133mm < 0.254mm) Between Pad U1-36(44.6mm,39.75mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.147mm < 0.254mm) Between Pad U4-1(42.675mm,9.75mm) on Top Layer Anc

Minimum Solder Mask Sliver Constraint: (0.147mm < 0.254mm) Between Pad U4-2(42.675mm,10.7mm) on Top Layer And

Silk To Solder Mask (Clearance=0.254mm) (IsPad),(All) Silk To Solder Mask Clearance Constraint: (0.025mm < 0.254mm) Between Arc (42.675mm,8.9mm) on Top Overlay And Par Silk To Solder Mask Clearance Constraint: (0.035mm < 0.254mm) Between Arc (72.45mm,49.355mm) on Top Overlay And Silk To Solder Mask Clearance Constraint: (0.175mm < 0.254mm) Between Pad C3-1(62.6mm,3.3mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.193mm < 0.254mm) Between Pad C3-1(62.6mm,3.3mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.175mm < 0.254mm) Between Pad C3-2(60.8mm,3.3mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.175mm < 0.254mm) Between Pad C3-2(60.8mm,3.3mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad C5-1(38.2mm,10.7mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.216mm < 0.254mm) Between Pad C5-1(38.2mm,10.7mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad C5-2(38.2mm,9.3mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad C5-2(38.2mm,9.3mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D1-1(7.683mm,6.517mm) on Bottom Layer Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D1-3(7.683mm,9.717mm) on Bottom Layer Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D1-4(12.083mm,9.717mm) on Bottom Layer Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D1-6(12.083mm,6.517mm) on Bottom Layer Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D3-1(7.8mm,60.4mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D3-3(7.8mm,63.6mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D3-4(12.2mm,63.6mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D3-6(12.2mm,60.4mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D4-1(47.8mm,6.4mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D4-3(47.8mm,9.6mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D4-4(52.2mm,9.6mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D4-6(52.2mm,6.4mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D5-1(87.8mm,6.4mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D5-3(87.8mm,9.6mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D5-4(92.2mm,9.6mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D5-6(92.2mm,6.4mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D6-1(87.8mm,60.4mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D6-3(87.8mm,63.6mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D6-4(92.2mm,63.6mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D6-6(92.2mm,60.4mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D7-1(47.8mm,60.4mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.247mm < 0.254mm) Between Pad D7-3(47.8mm,63.6mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D7-4(52.2mm,63.6mm) on Bottom Layer And Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad D7-6(52.2mm,60.4mm) on Bottom Layer Anc Silk To Solder Mask Clearance Constraint: (0.253mm < 0.254mm) Between Pad F1-2(76.31mm,11.4mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-1(50.74mm,49.45mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.151mm < 0.254mm) Between Pad J1-1(50.74mm,49.45mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-10(45.66mm,45.55mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-10(45.66mm,45.55mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-2(50.74mm,45.55mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-2(50.74mm,45.55mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-3(49.47mm,49.45mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-4(49.47mm,45.55mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-5(48.2mm,49.45mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-6(48.2mm,45.55mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-7(46.93mm,49.45mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-8(46.93mm,45.55mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-9(45.66mm,49.45mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.15mm < 0.254mm) Between Pad J1-9(45.66mm,49.45mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad L1-1(41.4mm,13.9mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.196mm < 0.254mm) Between Pad L1-1(41.4mm,13.9mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.241mm < 0.254mm) Between Pad L1-2(40mm,13.9mm) on Top Layer And Trac Silk To Solder Mask (Clearance=0.254mm) (IsPad),(All) Silk To Solder Mask Clearance Constraint: (0.233mm < 0.254mm) Between Pad L1-2(40mm,13.9mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad R7-1(80mm,47.2mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad R7-1(80mm,47.2mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad R7-2(80mm,48.6mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.216mm < 0.254mm) Between Pad R7-2(80mm,48.6mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad R8-1(80mm,45.9mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.216mm < 0.254mm) Between Pad R8-1(80mm,45.9mm) on Top Layer And Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad R8-2(80mm,44.5mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad R8-2(80mm,44.5mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.236mm < 0.254mm) Between Pad SW L1-1(10.75mm,45.875mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.186mm < 0.254mm) Between Pad SW L1-2(10.75mm,52.875mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.237mm < 0.254mm) Between Pad SW L1-3(6.25mm,45.875mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.187mm < 0.254mm) Between Pad SW\_L1-4(6.25mm,52.875mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.187mm < 0.254mm) Between Pad SW\_L1-5(8.5mm,53.125mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.187mm < 0.254mm) Between Pad SW L1-5(8.5mm,53.125mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.236mm < 0.254mm) Between Pad SW L2-1(11.25mm,18.875mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.186mm < 0.254mm) Between Pad SW L2-2(11.25mm,25.875mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.237mm < 0.254mm) Between Pad SW L2-3(6.75mm,18.875mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.187mm < 0.254mm) Between Pad SW L2-4(6.75mm,25.875mm) on Bottom Silk To Solder Mask Clearance Constraint: (0.187mm < 0.254mm) Between Pad SW\_L2-5(9mm,26.125mm) on Bottom Layer Silk To Solder Mask Clearance Constraint: (0.187mm < 0.254mm) Between Pad SW\_L2-5(9mm,26.125mm) on Bottom Layer Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad U3-1(66.4mm,6mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad U3-2(66.4mm,8.3mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad U3-3(66.4mm,10.6mm) on Top Layer And Trac Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad U3-4(60.6mm,8.3mm) on Top Layer And Trac

### Silk to Silk (Clearance=0.254mm) (All),(All)

Silk To Silk Clearance Constraint: (0.182mm < 0.254mm) Between Arc (36.4mm,40.45mm) on Top Overlay And Text "U1 Silk To Silk Clearance Constraint: (Collision < 0.254mm) Between Text "R19" (15.537mm,27.871mm) on Top Overlay And

#### Net Antennae (Tolerance=0mm) (All)

Net Antennae: Via (96.4mm,32.8mm) from Top Layer to Bottom Layer

Room alarm\_module (Bounding Region = (90mm, 65mm, 197mm, 135mm) (InComponentClass('alarn Room Definition: Between Component J2-RJ45\_59\_8P8C\_LED (98mm,50mm) on Top Layer And Room alarm\_module

Room power (Bounding Region = (147mm, 61mm, 190mm, 97mm) (InComponentClass('power'))

Room Definition: Between Component J3-DC-044A-2.5A-2.0 (99.6mm,33mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Bounding Room Definition: Between Component SW1-JS102011SAQN (96.5mm,15.1mm) on Top Layer And Room power (Bounding Room Bounding Room Boundi

# **Electrical Rules Check Report**

| Class   | Document            | Message                                                             |
|---------|---------------------|---------------------------------------------------------------------|
| Error   | alarm_module.SchDoc | Net SPI1_MISO has only one pin (Pin U1-16)                          |
| Warning | power.SchDoc        | Floating Power Object GND at (1000mil,1400mil)                      |
| Warning | power.SchDoc        | Floating Power Object VBAT at (1000mil,1900mil)                     |
| Warning | alarm_module.SchDoc | Footprint of component Component OLED1 SSD1309 cannot be found      |
| Warning | alarm_module.SchDoc | Net BOOT0 has no driving source (Pin R2-1, Pin U1-44)               |
| Warning | alarm_module.SchDoc | Net SENSOR_TX+ has no driving source (Pin J2-1, Pin R7-2, Pin U5-8) |
| Warning | alarm_module.SchDoc | Net SENSOR_TX- has no driving source (Pin J2-2, Pin R7-1, Pin U5-7) |



