

# Computer Architecture (CS F342)

Design and Analysis of Instructions
Pipelined-based Design Fundamentals

Reason: we have to take the cycle completion time to be = critical stage (generally which is the memory stage)

Problems of Multicycle Processor

- The fundamental problem
  - Split the slowest instruction, lw, 5-steps
  - Processor clock cycle time does not improve 5times
- The steps take unequal length of time
- 5-non-architectural register and a additional multiplexer

the does

- Measure throughput (output/unit-time)
- For example



# How to improve the processor performance

For example





Increasing such pieces abould increase the no-of instructions processed per unit time.

However, Latch cost and delay would be then too.

#### Limitations of Pipelined-based Methodology

- Assumed inter-stage buffers does not introduce additional delay
- Increase in performance as the stages increase
- What if the stages increase to infinite

#### Limitations of Pipelined-based Methodology

- What if the stages increase to infinite
- Constrains
  - Clocking
  - \*Physical limitation on partitioning the logics
- Cost

- Pipelined-based design
  - Combinational logic (F)
  - Latch (L)
- Max. propagation delay in F: T<sub>M</sub>
- Min. propagation delay in F: T<sub>m</sub>
- Proper latching delay: T<sub>1</sub>

- Consider the 2-scenarios
- Case-1:
  - Inputs x<sub>1</sub> applied at the stage at time T<sub>1</sub>
  - Outputs of F must be valid at T<sub>1</sub> + T<sub>M</sub>
  - Latching at L of the outputs must be valid until:  $T_1 + T_M + T_I$

- Case-2:
  - Inputs x<sub>2</sub> applied at the stage at time T<sub>2</sub>
  - Effect of the outputs can be found at least at T<sub>2</sub> + T<sub>m</sub>
  - Condition of 2-nd set of signals does not overrun the 1-st set:  $T_2 + T_m > T_1 + T_M + T_L$
  - Clock period (T):  $T_2 T_1 > T_M T_m + T_L$
- Max. clocking rate cannot exceed 1/T

Earliest time at which the second nore instributes the latch must be more than the time it takes for the latch to be free of the first instri

- Clock period has two parts
   T<sub>M</sub>-T<sub>m</sub>
   T<sub>L</sub>
   T<sub>M</sub>-T<sub>m</sub> ≈ 0
   T<sub>L</sub> would always be made of J<sub>L</sub> would
  - feedback loop and stabilizing of the signal
  - worst-case clock skew

- Cost of non-pipelined design: G
  - Gate count
- Cost of adding a latch: L
- Cost of k-stages pipelined design (C): G + k \* L
- Cost of pipeline design increases linearly w.r.t depth of pipeline

- Consider the latency in the non-pipeline design: T
- Performance or throughput: 1/T
   Throughput of pipelined design (P): 1/(T/k + S) architecture.
- The additional delay S because of latches
- P is a non-linear function of k

Cost/performance ratio

$$\frac{C}{P} = \frac{G + k * L}{\frac{1}{(\frac{T}{k} + S)}}$$

$$= LT + GS + LSk + \frac{GT}{k}$$

• Find minimum cost/performance ratio

- Find minimum cost/performance ratio
- First derivative (w.r.t k)

$$k_{opt} = \sqrt{\frac{GT}{LS}}$$



- Find minimum cost/performance ratio
- First derivative (w.r.t k)

$$k_{opt} = \sqrt{\frac{GT}{LS}}$$

 No consideration on dynamic behavior or runtime



# Pipeline Idealism

- Motivation: k-stages pipeline increases k-fold increase in throughput
- In reality this is difficult to achieve
- Are there hidden assumptions?

# Pipeline Idealism

- Are there hidden assumptions?
- Yes, 3-assumptions, called pipeline idealism
  - Uniform sub-computations
  - Identical computations
  - Independent computations

As if division of components

is possible

-> As if each unit takes same delay

As if the components are not interconneded (Like || mein hota then?)

# Pipeline Idealism: Uniform sub-computations

- The computation can be evenly partitioned into uniformlatency sub-computations
  - No (minimize) internal fragmentation
  - No (minimize) additional delay by inter-stage buffer & clocking

# Pipeline Idealism: Uniform sub-computations

- The computation can be evenly partitioned into uniformlatency sub-computations
  - No (minimize) internal fragmentation
  - No (minimize) additional delay by inter-stage buffer & clocking

# Pipeline Idealism: Identical computations

- The same computation is to be performed repeatedly for all instructions (or for all input data set)
  - No (minimize) external fragmentation
  - All pipeline stages are always be utilized

#### Pipeline Idealism: Independent Computations

- No data or control dependencies between any pair of computations
- Pipeline operates in streaming mode

# Actual Implementation

# Instruction pipeline or pipelined processor

- An Implementation technique
  - Exploits parallelism among the instructions
  - Overlapping the execution
- Instruction cycle
  - A logical concept
- Machine cycle
  - A physical concept
- Fill time

23

Drain time



Note: NB stage can coincide with ID -> Reading and writing in Reg File both.

So, to avoid this, \_\_\_\_\_ | clock cycle, divide into two parts.

The Pipeline architecture is kind of mix of both multicycle and single cycle. The architecture is same as single cycle. However the single cycle is broken down into 5 cycles for processing each stage.

