## Problem Set 10 Submit through becourses

## 1. Mixer Analysis



- (a) For the FET mixer shown above with the FET parameters annotated, estimate (calculate) the mixer down-conversion power gain for an input RF signal at 2.1 GHz and LO at 2 GHz. Verify your estimation by ADS simulation.
- (b) Calculate the LO and RF leakages at the IF port. Verify your results by ADS simulation.
- (c) Simulate the mixer IIP3.
- (d) (+5 bonus) Estimate the mixer IIP3 by hand calculation.
- (e) Repeat part(a) to part(c) with the LO drive enhanced to 0.8  $V_{pp}$ .
- (f) Roughly estimate the mixer SSB NF. The noise of the FETs and the noise of the load resistance can be excluded. Use an LO drive of  $0.4 V_{pp}$ .
- (g) (242A Only) Simulate the SSB NF for two different LO drives, 0.4 and 0.8  $V_{pp}$ . For the two cases, what are the noise contributions from the noise source at 2.1, 1.9, 4.1, 3.9, 6.1, and 5.9 GHz? Still, exclude the noise of the FETs and the noise of the load resistance.

2. Power Amplifier (PA) Output Waveform and Efficiency

Assume your FET transistor device has the following properties: (1) maximum drain current of  $I_{d,max}$ , (2) maximum drain voltage of  $V_{d,max}$ , (3) minimum drain voltage of  $V_{d,min}$ , (4) if  $V_g > 0.5$  then  $I_d = (V_g - 0.5)$  else  $I_d = 0$ , and (5) input impedance of  $50\Omega$ .

- (a) Design the transistor drain bias voltage, gate bias voltage, drain bias current and load impedance (including the load impedance at harmonics of the operation frequency) for Class-A and Class-B power amplifier operations.
- (b) What are the power gains of the two designs?
- (c) Following part(a), draw the time-domain transistor voltage and current waveforms at the peak output for the two designs.
- (d) Following part(a), draw the power delivered to the load, dc power consumption, and the drain efficiency for your Class-A and Class-B designs. The x-axis in your plots should be the input power back-off from the input level corresponding to the maximum output power.
- (e) Following part(a), what are the peak power-added efficiencies (PAE) of your Class-A and Class-B PA designs?