# EE 241B HW3 Writeup

### Vighnesh Iyer

#### Contents

| 1 | Bui | lding and Characterizing a Standard Cell            | 1 |
|---|-----|-----------------------------------------------------|---|
|   | 1.1 | Flow and Decoder Delay Using Custom Cell            | ] |
|   | 1.2 | Standard Cell Inverter Variation Impact vs $V_{DD}$ | 2 |

## 1 Building and Characterizing a Standard Cell

#### 1.1 Flow and Decoder Delay Using Custom Cell

We go through the tutorial to design a custom NAND2 standard cell. We first record the critical path of the 3-8 decoder used in the previous lab with the NAND2 cell supplied with the design kit. The critical path goes from A[3] to Z[5] and it has a delay of 0.1376 ns.

We then tell DC and ICC to use our custom standard cell and we measure the critical path again. The critical path now goes from A[0] to Z[14] and has a delay of 0.1019 ns, which is an improvement over the previous ICC run. However, looking at the final Verilog netlist from ICC only 2 instances of our NAND2X1B\_RVT cell exist. However, after running only DC, there were many instances of our custom cell. It seems that ICC did some optimization and swapped out most of those custom cells for standard cells from the design kit.



Figure 1: An instance of the NAND2X1B\_RVT cell in ICC with visible M1 polygons.

## 1.2 Standard Cell Inverter Variation Impact vs $V_{DD}$

We run a 300 point Monte Carlo simulation and plot the mean and sigma for the input-rising/output-falling delay of the INVXO\_RVT standard cell for  $V_{DD}$  between 0.2 and 1.05. We fix an input slope of 10ps and a 1fF load.

We then plot  $\sigma/\mu$  vs.  $V_{DD}$ .

Finally we plot the delay of a  $6\sigma$  cell relative to the mean vs.  $V_{DD}$ .