HOMEWORK 4. Due: Wednesday, April 19, 2017. in class.

## This is an individual assignment!

## Problem 1. Delay replicas.

Your design has a critical path of 20 FO4 inverter delays at the nominal supply voltage. Your friend has suggested to a design of a replica circuit consisting of N FO1 inverters (where N is approximately 40).

- a) Design the actual replica made of N-1 identical stages with Nth stage having an increased fanout to match the actual critical path. What is the fanout of the Nth stage?
- b) There are three nearly identical critical paths in the circuit, one consisting of 20 FO4 inverters, one consisting of all NAND2s and one consisting of all NOR2s. Simulate tracking of the replica form part a) from the nominal down to 0.5V with 50mV steps.
- c) How would you design the replica to accurately track these critical paths across the supply voltage range. Just draw it, no need to simulate.

#### **Problem 2. Power-performance tradeoffs.**

- a) Using the alpha-power law model, derive the analytical expression for the energy/delay sensitivity of a design to scaling of supply voltage. Evaluate this expression at the nominal supply voltage, using the results from Homework 1 (K = 0.001,  $\alpha = 1.5$ ,  $V_{TH} = 0.45$ V, for NMOS)
- b) What is the energy/delay sensitivity of a design to the logic depth? You can define the logic depth as a number of FO4 inverters that fit into one clock period.

### Problem 2. Subthreshold design.

- a) From the lecture notes, it appears that for a design operating in subthreshold, the minimum energy point of a design does not depend on the threshold voltage, and only depends on the supply. Can you explain why (very briefly)?
- b) If it doesn't matter for the energy consumption, why is it important to control the transistor threshold voltage in subthreshold design?

# **Problem 4. Stack forcing.**

What is the sensitivity in the energy-delay space of stack forcing technique, applied to every inverter in an optimally sized (for minimum delay) inverter chain of length of 6? The input capacitance is 1fF, and the initial leakage is 30% of the total energy dissipated by the inverters. You can assume that the  $Cd = Cg = 2fF/\mu$ , and a linear delay model used in this class.  $V_{DD} = 1V$  and the stack of 2 reduces the leakage by a factor of 10.