

Centre of Excellence in VLSI

# SystemVerilog Lab Manual

www.maven-silicon.com



# **Maven Silicon Confidential**

All the presentations, books, documents [hard copies and soft copies] labs and projects [source code] that you are using and developing as part of the training course are the proprietary work of Maven Silicon and it is fully protected under copyright and trade secret laws. You may not view, use, disclose, copy, or distribute the materials or any information except pursuant to a valid written license from Maven Silicon



# **Table of Contents**

| Lab Instructions                        |    |
|-----------------------------------------|----|
| Lab - 1: Data Types                     | 6  |
| Lab - 2: Interface                      |    |
| Lab - 3: OOP Basics                     |    |
| Lab - 4: Advanced OOP                   | 10 |
| Lab - 5: Randomization                  | 13 |
| Lab - 6: Threads, Mailbox and Semaphore | 14 |
| Lab - 7: Transaction                    | 16 |
| Lab - 8: Transactors                    | 18 |
| Lab - 9: Scoreboard and Reference Model | 21 |
| Lab - 10: Environment and Testcases     | 23 |



# **Lab Instructions**

- 1. The recommended editor is vi or gvim editor
- 2. The labs are copied inside the respective user's home directory i.e /home/user name
- 3. Here \$HOME represents /home/user name
- 4. The following directory structure is followed for all the lab exercises:

sim/ - contains make file to run the simulation

rtl/ - contains DUT RTL code

tb/ or env/ or env lib - contains verification environment, transactors & interface

test/ - contains testcases & top module

solution - contains the solution source codes

- 5. Mentor Graphics Questasim\_2019 or Synopsys VCS tool can be used to run the simulation.
- 6. The tool can be selected using the command SIMULATOR = VCS/ Questa in the makefile **Questa:**

The simulation process for Questa involves different steps such as:

- a. Creating the physical library & mapping it with logical library
- b. Compilation
- c. Optimization
- d. Simulation

Following are the Questa commands used for Batch mode simulation:

- a. vlib To create a physical working library
- b. vmap To map logical library with physical library
- c. vlog To compile Verilog & System Verilog files
- d. vopt To optimize the design
- e. vsim To load the design into the simulator
- f.  $\operatorname{run}$  To  $\operatorname{run}$  the simulation
- g. qverilog library creation, mapping, compile, and running simulation together



#### VCS:

The simulation process for VCS involves different steps such as:

- a. Compilation / Elaboration
- b. Simulation

Following are the VCS commands used for Batch mode simulation:

- a. vcs To compile Verilog & SystemVerilog files and generate an executable file (simv) which simulates the design
- 7. We use the makefile to run all the above commands
- 8. The targets in makefile can be used for Compilation, simulation, deleting certain log files, etc.
- 9. Use "make help" to understand various targets that can be used in each lab exercise.
- 10. For any technical support to do the lab exercises, please reach out to us on techsupport vm@maven-silicon.com



# Lab - 1: Data Types

**Objective:** Understand the usage of different types of arrays & array methods in Sytemverilog

Main Working Directory: \$HOME/VLSI\_RN/SV\_LABS/Lab01

Working Directory: tb

**Source Code**: test array.sv

- ✓ Declare dynamic array *data\_da*, of int data type
- ✓ Declare queues  $data_q$  &  $addr_q$  of int data type
- ✓ Declare associative array *data\_mem* of int data type and indexed with bit[7:0]
- ✓ Declare int variable *result*
- ✓ Declare a variable *idx* as bit [7:0]
- ✓ Within initial begin
  - Allocate 10 memory locations for dynamic array & initialize all the locations with some random values less than 20
  - Display the array
  - Call the array reduction method sum which returns the sum of all elements of the array and collect the return value to the variable *result*
  - Display the sum of elements, *result*
  - Similarly, explore other array reduction methods product, or, and & xor
  - Call the array reduction method sum with "with" clause which returns the total number of elements satisfying the condition within the "with" clause.
  - Display the value of the *result*
  - Similarly, explore other array reduction methods with "with" clause
  - Call all the sorting methods like reverse, sort, rsort & shuffle & display the array after the execution of each method to understand the behavior of the array methods
  - Call array locator methods like min, max, unique, find\_\* with, find\_\*\_index with using dynamic array & display the contents of the data\_q after the execution of each method to understand the behavior of the array methods
  - Generate some 10 random address less than 100 within a repeat loop push the address into the addr q
  - Display the *addr\_q*
  - Within for loop, update the associate array with random data less than 200 based on the address stored in *addr\_q* 
    - Hint: To get the address use pop method
  - Display the contents of the associate array using the foreach loop
  - Display the first index of the array by using associative array method first
  - Display the first element of the array
  - Display the last index of the array by using associative array method last
  - Display the last element of the array



#### **Simulation Process:**

- ✓ Go to the directory: cd SV LABS/Lab01/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

How to declare and use dynamic array, queue & associative array Usage of array reduction methods, array sorting methods & array locator methods.

## Lab - 2: Interface

**Objective:** Understand the usage of Systemverilog interface construct

Main Working Directory: \$HOME/VLSI RN/SV LABS/Lab02

Working Directory : env

**Source Code**: ram if.sv

- ✓ Declare the interface signals:
  - data\_in, data\_out(logic type, size 64 bits)
  - read, write (logic type, size 1bit)
  - rd\_address, wr\_address (logic type, size 12 bits)
- ✓ Add clocking block wr\_drv\_cb for write driver which drives the values at the positive edge of the clock
  - Define the input skew as #1 & output skew as #1
  - Define the direction of the signals as:
    - output: data\_in, wr\_address, write
- ✓ Add clocking block rd\_drv\_cb for read driver which drives the values at the positive edge of the clock
  - Define the input skew as #1 & output skew as #1
  - Define the direction of the signals as:
    - output: rd address, read
- ✓ Add monitor clocking block wr\_mon\_cb for write monitor which monitors at the positive edge of the clock
  - Define the input skew as #1 & output skew as #1
  - Define the direction of the signals as:
    - input: data\_in, wr\_address, write
- ✓ Add monitor clocking block rd\_mon\_cb for read monitor which monitors at the positive edge of the clock
  - Define the input skew as #1 & output skew as #1
  - Define the direction of the signals as:
    - input: rd\_address, read, data\_out
- ✓ Add write driver modport WR\_DRV\_MP with driver clocking block(wr\_drv\_cb) as the input argument
- ✓ Add read driver modport RD\_DRV\_MP with driver clocking block(rd\_drv\_cb) as the input argument
- ✓ Add write monitor modport WR\_MON\_MP with monitor clocking block (wr mon cb) as the input argument



✓ Add read monitor modport RD\_MON\_MP with monitor clocking block (rd mon cb) as the input argument

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab02/sim
- ✓ Call the target run\_test to run the simulation in batch mode: make run test
- ✓ Call the target view wave to view the waveform: make view wave
- ✓ In the waveform observe the following
  - Clocking block outputs will be delayed by #1 time unit by the time it reaches DUT
  - Testbench inputs will be delayed by one cycle
- ✓ Cross-check with the solution source code.

#### **Learning outcomes:**

How to define interface block, clocking blocks & modports Understand the input and output skew

### Lab - 3: OOP Basics

**Objective:** Understand the usage of Class and Basics of OOP such as handle assignment

Main Working Directory: \$HOME/VLSI RN/SV LABS/Lab03

Working Directory: tb

**Source Code**: test class defn.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ Declare class account\_c
- ✓ Within the class account\_c
  - Declare variable *balance* as int type
  - Write a function summary that returns *balance* from it
  - Write a task deposit with pay (type int) as the input argument and add the pay with the *balance*
- ✓ Declare a handle for class account c
- ✓ Within initial block
  - Create an instance of the class account\_c
  - Call method deposit and pass the pay value as the input argument and call method summary to display *balance*

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab03/sim
- ✓ Call the target run\_class to run the simulation: make run\_class
- ✓ Observe the output and also cross-check with the solution source code.



#### **Learning outcomes:**

How to define a class

How to access class properties & methods.

Working Directory: tb

**Source Code** : test obj assignment.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ Declare class packet
- ✓ Within the class packet, declare the below class properties
  - *data* (bit type, size 4 bits)
  - *addr* (bit type, size 16 bits)
  - *mem* (bit type, size 16 bits)
- ✓ Declare two handles for the packet class 'pkt\_h1' and 'pkt\_h2'
- ✓ Within initial block
  - Construct pkt h1 object
  - Assign random values to the *addr*, *data*, and *mem* of pkt h1 object
  - Display the object pkt\_h1
  - Assign pkt h1 to pkt h2
  - Display the objects pkt\_h1 & pkt\_h2
  - Make changes to *address* and *data* using handle pkt h2
  - Display the object pkt\_h1 & pkt\_h2

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab03/sim
- ✓ Call the target run obj ass to run the simulation: make run obj ass
- ✓ Observe that pkth1 and pkth2 will display the same contents because, both the handles point to the same object
- ✓ Cross-check with the solution source code.

#### Learning outcomes:

Handle assignment does not create a new object Both handles point the same object



## Lab - 4: Advanced OOP

**Objective:** Understand deep copy, inheritance and polymorphism

Main Working Directory: \$HOME/VLSI RN/SV LABS/Lab04

Working Directory: tb

**Source Code**: test deep copy.sv

- ✓ In class parity\_calc\_c
  - Declare *parity* (bit type, size 8 bits), initialize it with some random value
  - Write copy method that returns parity calc c class type
    - Create the copy instance
    - Copy all the current properties into copy object
- ✓ In class packet c
  - Declare *header* (bit type, size 8 bits), initialize it with some random value
  - Declare *data* (bit type, size 8 bits), initialize it with some random value
  - Declare and create an instance of parity calc c
  - Define copy method that returns packet c class type
    - Create the copy instance
    - Copy all the current class properties into copy object
- ✓ Declare 2 handles pkt h1 & pkt h2 for packet c class
- ✓ Within initial
  - Create pkt\_h1 object
  - Use the shallow copy method to copy pkt\_h1 to pkt\_h2
  - Display the properties of parent class and subclass properties of pkt\_h1 and pkt h2
  - Assign a random value to the *header* of pkt h2
  - Display the properties of parent class and sub-class properties of pkt\_h1 and pkt h2
    - observe pkt h1.*header* does not change
  - Change parity of pkt\_h2 using subclass handle from the parent class packet c
    - Ex:  $pkt_h2.par.parity = 19$ ;
  - Display the properties of parent class and sub-class properties of pkt\_h1 and pkt h2
    - Observe that change reflected in pkt\_h1 as the subclass handle in pkt\_h1 and pkt\_h2 are pointing to the same subclass object
  - Perform deep copy by calling parent class copy method
    - Ex: pkt h2 = pkt h1.copy;
  - Display the properties of parent class and sub-class properties of pkt\_h1 and pkt h2
    - observe the parent and subclass properties
  - Change parity of pkt h2
    - Ex:  $pkt_h2.par.parity = 210$ ;
  - Display the properties of parent class and sub-class properties of pkt\_h1 and pkt h2
    - Observe that *parity* does not change for pkt\_h1 as they are two different subclass objects



#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab04/sim
- ✓ Call the target run\_copy to run the simulation: make run\_copy
- ✓ Observe that after doing the shallow copy, a separate copy is created for class properties but for subclass objects separate copy is not created.
- ✓ Deep copy creates a separate copy for both properties and the subclass object
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

Difference between Deep copy & Shallow copy

Working Directory: tb

**Source Code**: test inheritance.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ Within class account base
  - Declare property *balance* of int type and initialize with value 2000
  - In the function summary base, return balance
  - In the task deposit
    - Pass an input argument *pay* of int type
    - Add pay with previous balance
- ✓ Extend class account extd from account base
- ✓ Declare property *balance* of int type and initialize with value 3000
- ✓ In function summary\_extd, return *balance* from extended class
  - The new value returned should be the summation of base class *balance* and extended class *balance* 
    - Hint: use super to access the base class balance
- ✓ Declare a handle for account\_extd class as acc\_h
- ✓ Within initial block
  - Create an object for acc h
  - Pass the amount for the method deposit
  - Call the method summary base to display the base class balance
  - Call method summary extd to display the *balance*
  - Observe that the super. balance returns the base class balance

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab04/sim
- ✓ Call the target run inherit to run the simulation: make run inherit
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

How to extend the class.

How to access parent class properties in child class while overriding the properties





Working Directory: tb

**Source Code** : test polymorphism.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class packet c
  - In task send
    - Display message "Sending base class packet"
- ✓ Extend badpacket c from packet c
  - Override task send
    - Display message "Sending derived class packet"
- ✓ Within initial
  - Create instances for badpacket c and packet c
  - Call send tasks using the base and extended handles
  - Assign extended class handle to base class handle
  - Call send task using the base class object

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab04/sim
- ✓ Call the target run poly to run the simulation: make run poly
- ✓ Observe that the base class send task is called instead of the extended class send task, even though the base handle is pointing to the extended class object
- ✓ Now make task send as virtual in the parent class
- ✓ Run the simulation again by calling the target run\_poly
- ✓ Now observe that the child class send task overrides the parent send method as the method is declared as virtual in the base class
- ✓ Cross-check with the solution source code.

#### **Learning outcomes**

Overriding the base class virtual methods with child class methods



# **Lab - 5: Randomization**

**Objective:** Understand the usage of Random variables and Constraints

Main Working Directory: \$HOME/VLSI\_RN/SV\_LABS/Lab05

Working Directory: tb

**Source Code**: test random.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class alu trans c
  - Declare a typedef variable OPERATION of type enum with *LOGIC*,
     *ARITH*, and *SHIFT* as the values
  - Add the following rand fields
    - alu\_sel\_in ( logic type, size 4 bits)
    - rand oper ( OPERATION type)
  - Apply the following constraints
    - If rand oper = LOGIC then alu sel in should be inside [0:5]
    - If *rand oper* = *ARITH*, then *alu sel in* should be inside [6:9]
    - If *rand oper = SHIFT*, then *alu sel in* should be inside [10:15]
    - Give weightage of 2 to **ARITH** operation
  - In post\_randomize method, display all the randomized values
- ✓ Within initial
  - Create an instance of alu\_trans\_c
  - Generate 10 sets of random values for the instance alu trans c
  - Randomize using 'assert' or 'if' construct

#### **Simulation Process:**

- ✓ Go to the directory cd SV\_LABS/Lab05/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Observe the output and also cross-check with the solution source code.

#### Learning outcomes:

How to randomize the class properties & define the constraints



# Lab - 6: Threads, Mailbox and Semaphore

**Objective:** Understand the usage of threads, mailbox, and semaphore

Main Working Directory: \$HOME/VLSI\_RN/SV\_LABS/Lab01

Working Directory : tb

**Source Code**: test threads.sv

**Instructions**: Understand the code provided

#### **Simulation Process:**

✓ Go to the directory cd SV LABS/Lab06/sim

- ✓ Call the target run thread to run the simulation: make run\_thread
- ✓ Observe the output
- ✓ Now replace join with join\_any & join\_none and run the simulation. Observe the difference in the output
- ✓ Observe the difference in output by commenting and uncommenting the disable thread
- ✓ Cross-check with the solution source code.

#### **Learning outcomes:**

The difference between the execution of threads: fork-join, fork-join\_any & fork-join\_none and how to disable the threads.

Working Directory : tb

**Source Code**: test mailbox.sv

- ✓ In class packet
  - Add the following rand fields
    - *data* (bit type, size 4 bits)
    - *addr* (bit type, size 4 bits)
  - In the display function, pass a string as an input argument
    - Display the input string message
    - Display the *data* and *address*
  - In post\_randomize methods call display method and pass the string argument as "randomized data"
- ✓ In class generator
  - Declare a handle of packet class
  - Declare the mailbox parameterized by type class packet
  - In constructor
    - Pass the mailbox parameterized by the packet as an argument of the constructor
    - Assign the mailbox handle argument to local mailbox handle of generator
  - In task start, within fork join none



#### Setting standards in VLSI Design

- Within fork join none
- Create 10 random packets
- Randomize each packet using assert & randomize method
- Put the generated random packets into the mailbox
- ✓ In class driver
  - Declare a handle of packet class
  - Declare a mailbox parameterized by type class packet
  - In constructor
    - Pass the mailbox parameterized by the packet as an argument
    - Assign the mailbox handle argument to local mailbox handle of the driver
  - In task start, within fork join none
    - Get the 10 generated random packets from the mailbox
    - Use the display method in the packet class to display the received data
- ✓ In class env
  - Create the mailbox instance parameterized by packet
  - Declare handles of generator and driver
  - In build function
    - Create an instance of generator and driver bypassing mailbox as an input argument
  - In task start
    - Call start task of generator and driver
- ✓ Within initial block
  - Create an instance of env
  - Call build and start the task of env

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab06/sim
- ✓ Call the target run mailbox to run the simulation: make run\_mailbox
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

How to connect two transactors using mailbox

Working Directory : tb

**Source Code**: test semaphore.sv

- ✓ In class driver
  - write task send with input argument of string type
    - Get the key using sem handle
    - Display the string which indicates the respective driver information
    - Put the key using sem handle
    - Display the string which indicates the respective driver information
- ✓ Declare an array of two drivers
- ✓ Declare a handle for semaphore
- ✓ Within initial block
  - Create instances of drivers



- Create the instance of semaphore handle and initialize it with 1 key
- Call send task of both drivers 5 times within fork-join, pass any meaning full string message to indicate the driver information.

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab06/sim
- ✓ Call the target run sem to run the simulation: make run sem
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

Usage of semaphore

## Lab - 7: Transaction

**Objective**: *Understand how to define the transaction* 

Main Working Directory: \$HOME/VLSI\_RN/SV\_LABS/Lab07

Working Directory : env

**Source Code**: ram trans.sv

- ✓ In class ram\_trans
  - Declare the following rand fields
    - *data* (bit/logic type, size 64 bits)
    - rd address, wr address (bit/logic type, size 12 bits)
    - read, write (bit/logic type, size 1 bit)
  - Declare a variable *data out* (logic type, size 64 bits)
  - Declare a static variable *trans\_id* (int type), to keep the count of transactions generated
  - Declare 3 static variables no\_of\_read\_trans, no\_of\_write\_trans,
     no of RW trans (int type)
  - Add the following constraints
    - wr address != rd address
    - *read,write* != 2'b00
    - data between 1 and 4294
  - In virtual function display
    - Display the string
    - Display all the properties of the transaction class
  - In post randomize method
    - Increment *trans id*
    - If it is only read transaction, increment no\_of\_read\_trans
    - If it is only write transaction, increment no\_of\_write\_trans
    - If it is read-write transaction, increment *no of RW trans*
    - Call the display method and pass a string



**Source Code** : ram pkg.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram pkg
  - Declare a variable *number\_of\_transactions* of int data type and initialize it to 1.
  - Include transaction class
  - Include all the transactors
  - Include environment
  - Include test

#### **Simulation Process:**

- ✓ Go to the directory cd SV\_LABS/Lab07/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Observe the output and also cross-check with the solution source code.

#### Learning outcomes:

How to define the transaction class



# Lab - 8: Transactors

**Objective:** Understand how to create the transactors like generator, driver, monitor and reference model

Main Working Directory: \$HOME/VLSI RN/SV LABS/Lab08

Working Directory : env

**Source Code** : ram\_gen.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

✓ In class ram gen

- Declare gen\_trans handle of class type ram\_trans which has to be randomized
- Declare a handle data2send of class type ram\_trans which has to be put into the mailboxes
- Declare 2 mailboxes gen2rd, gen2wr parameterized by ram\_trans
- In constructor new function
  - Add mailbox argument parameterized by transaction class and make the assignment to the mailbox
  - Create the object for the handle to be randomized
- In virtual task start
  - Inside fork join none
  - Generate random transactions equal to number of transactions(defined in package)
  - Randomize using transaction handle using 'if' or 'assert'
  - If randomization fails, display the message "DATA NOT RANDOMIZED" and stop the simulation.
  - Shallow copy gen trans to data2send
  - Put the handle into both the mailboxes

Source Code : ram read drv.sv

- ✓ In class ram read dry
  - Instantiate virtual interface instance rd\_drv\_if of type ram\_if with RD\_DRV\_MP modport
  - Declare a handle for ram\_trans as data2duv
  - Declare a mailbox gen2rd parameterized by ram\_trans
  - In the constructor, pass the following as the input arguments
    - Virtual interface, mailbox handle gen2rd parameterized with ram trans
    - Make connections
    - For example this.gen2rd = gen2rd
  - Understand the virtual task drive provided
  - In virtual task start
    - Within fork join\_none
    - Within forever, inside begin end get the data from mailbox gen2rd and call drive task



Setting standards in VLSI Design

**Source Code** : ram write drv.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram\_write\_drv
  - Instantiate virtual interface instance wr\_drv\_if of type ram\_if with WR\_DRV\_MP modport
  - Declare a handle for ram trans as data2duv
  - Declare a mailbox gen2wr parameterized by ram trans
  - In constructor pass the following as the input arguments
    - Virtual interface, mailbox handle parameterized gen2wr ram trans
    - Make connections
    - For example this.gen2wr=gen2wr
  - Understand the virtual task drive provided
  - In virtual task start
    - Within fork join none
    - Within forever, inside begin-end get the data from mailbox gen2wr and call drive task

**Source Code** : ram\_read\_monitor.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram read monitor
  - Instantiate virtual interface instance rd\_mon\_if of type ram\_if with RD MON MP modport
  - Declare 3 handles rddata, data2rm, data2sb of class type ram trans
  - Declare 2 mailboxes mon2rm and mon2sb parameterized by type ram trans
  - In constructor pass the following properties as the input arguments
    - Virtual interface and the two mailboxes as arguments
    - Make the connections and allocate memory for 'rddata'
  - Understand the virtual task monitor provided
  - In the virtual task start
    - Within fork-join none
    - In forever loop call the monitor task
    - Shallow copy rddata to data2rm and data2sb
    - Put the transaction item into two mailboxes mon2rm and mon2sb

**Source Code** : ram write monitor.sv

- ✓ In class ram write monitor
  - Instantiate virtual interface instance wr\_mon\_if of type ram\_if with WR\_MON\_MP modport
  - Declare 2 handles wrdata and data2rm of class type ram\_trans
  - Declare a mailbox mon2rm parameterized by type ram trans
  - In constructor pass the following properties as the input arguments
    - Virtual interface and a mailbox as an argument
    - Make the connections and allocate memory for 'wrdata'
  - Understand the virtual task monitor provided
  - In the virtual task start
    - within fork-join none





- In forever loop call the monitor task
- Shallow copy wrdata to data2rm
- Put the transaction item into the mailbox mon2rm

**Source Code**: ram pkg.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram\_pkg
  - Declare a variable *number\_of\_transactions* of int data type and initialize it to 1.
  - Include transaction class
  - Include all the transactors
  - Include environment
  - Include test

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab08/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Observe the output and also cross-check with the solution source code.

#### Learning outcomes:

How to define the transactors



# Lab - 9: Scoreboard and Reference Model

**Objective**: Understand how to define scoreboard and reference model

Main Working Directory: \$HOME/VLSI RN/SV LABS/Lab09

Working Directory: env

**Source Code** : ram\_sb.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

✓ In class ram sb

- Declare an event DONE
- Declare 3 variables of int datatype for counting
  - number of read data received from the reference model(rm\_data\_count)
  - number of read data received from the monitor(mon\_data\_count)
  - number of read data verified(data verified)
- Declare ram trans handles as rm data, revd data and cov data
- Declare 2 mailboxes as rm2sb, rdmon2sb parameterized by ram\_trans
- Write the functional coverage model
  - Define a covergroup as mem coverage
  - Define coverpoint and bins for read, data out and rd address
  - Define cross for read, rd address
- In constructor pass mailboxes as an argument, connect the mailboxes and create an instance for the covergroup
- In the virtual task start
  - Within fork, join none begin end
  - Get the data from mailbox rm2sb and increment rm data count
  - Get the data from mailbox rdmon2sb and increment mon data count
  - Call check task and pass rcvd\_data handle as the input argument
- In virtual task check
  - After the comparison logic which is provided shallow copy the rm data to cov data
  - Call the sample function on the covergroup
  - Increment data verified
  - Trigger the event if the verified data count is equal to the number of read and read- write transactions
- In virtual function report
  - Display rm\_data\_count, mon\_data\_count, data\_verified

**Source Code** : ram model.sv

- ✓ In class ram model
  - Declare 2 handles wrmon\_data and rdmon\_data for ram\_trans to store the data from the read and write monitor
  - Declare an associative array of 64 bits(logic type) and indexed int type
  - Declare 3 mailboxes wr2rm, rd2rm and rm2sb parameterized by ram\_trans



- In constructor pass mailboxes as the arguments and connect the mailboxes
- Understand and include the virtual tasks dual\_mem\_fun\_write and dual mem fun read
- These tasks perform the following
  - During the write, the associative array is updated with data based on the write address
  - During *read*, the expected data is generated from the associative array based on the read address
- In virtual task start
  - Within fork join none
  - Within fork join
  - Within forever
    - Get the data from wr2rm mailbox to wrmon data
    - Call dual\_mem\_fun\_write task and pass the data wrmon data as an argument
  - Within forever
    - Get the data from rd2rm mailbox to rdmon data
    - Call dual\_mem\_fun\_read task and pass the data rdmon data as an argument
    - Put rdmon data into rm2sb mailbox

**Source Code**: ram pkg.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram\_pkg
  - Declare a variable *number\_of\_transactions* of int data type and initialize it to 1.
  - Include transaction class
  - Include all the transactors
  - Include environment
  - Include test

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab09/sim
- ✓ Call the target run test to run the simulation: make run test
- ✓ Observe the functional coverage report

#### **Learning outcomes:**

How to define the scoreboard and reference model class



## **Lab - 10: Environment and Testcases**

**Objective:** Understand how to create the verification environment

Main Working Directory: \$HOME/VLSI RN/SV LABS/Lab10

Working Directory : env

**Source Code** : ram\_env.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

✓ In class ram env

- Instantiate virtual interface with Write Driver modport, Read Driver modport, Write monitor modport, Read monitor modport
- Declare 6 mailboxes parameterized by ram trans and construct it
- Create handle for ram\_gen, ram\_read\_drv, ram\_write\_drv, ram\_read\_mon, ram write mon, ram model, ram sb
- In constructor pass the driver and monitor interfaces as the argument and connect with the virtual interfaces of ram env
- In the virtual task build, create instances for generator, Read Driver, Write Driver, Write monitor, Read monitor, Reference model, Scoreboard
- Understand and include the virtual task reset dut
- In the virtual task start, call all the start methods of the generator, Read Driver, Write Driver, Read monitor, Write Monitor, reference model, scoreboard
- In the virtual task run, call reset\_dut, start, stop methods and report function from the scoreboard

**Source Code** : ram pkg.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In class ram pkg
  - Declare a variable *number\_of\_transactions* of int data type and initialize it to 1
  - Include transaction class
  - Include all the transactors
  - Include environment
  - Include test

Working Directory : test

**Source Code**: ram test.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

✓ In class ram base test

- Instantiate virtual interface with Write Driver modport, Read Driver modport, Write monitor modport, Read monitor modport
- Declare a handle for ram env as env h
- In constructor pass the driver and monitor interface as the arguments



- Create the object for env and pass the arguments for the virtual interfaces in new() function
- Understand the virtual task build which builds the TB environment
- Understand the virtual task run which runs the simulation for base test
- ✓ In class ram test extnd1
  - Declare a handle for extended ram trans
  - In constructor pass the driver and monitor interface as the arguments
    - Call the parent constructor using super.new and pass the arguments of the virtual interfaces
  - Understand the virtual task build which builds the TB environment
  - Understand the virtual task run which runs the simulation for extended tests
    - Create the handle for extended ram trans
    - Assign the ram\_trans extended handle to the base class handle of ram trans

**Source Code**: top.sv

**Instructions**: The following instructions have been included in the source code as comments. Refer to the comments in the source code and edit the source code.

- ✓ In module top
  - Import the package
  - Declare the required handles for all the testcases
  - Instantiate the interface
  - Instantiate DUT and portmap the signals with interface signals
  - Generate the clock
  - Create the object for base test and pass the interface instances
    - Call the task build and task run with base test handle
  - Create the object for extended test and pass the interface instances
    - Call the task build and task run with extended test handle

#### **Simulation Process:**

- ✓ Go to the directory cd SV LABS/Lab10/sim
- ✓ Call the target TC1 to run the first test case: make TC1
- ✓ Observe the coverage report and based on the bins that are not covered define additional constraints in the provided ram trans extnd class
- ✓ Call the target TC2 to run the second test case: make TC2
- ✓ Or call the target regress\_12 which will run the first two test cases & merge the coverage report: **make regress** 12
- ✓ Based on the coverage report, if required add additional test cases by adding constraints to the extending ram\_trans class & by extending ram base test class
- ✓ Finally, run the regression with all the three testcases by calling the appropriate target: make regress 123.
- ✓ Based on the coverage report, if required add additional test cases by extending ram trans class & by adding constraints.
- ✓ Observe the output and also cross-check with the solution source code.

#### **Learning outcomes:**

How to build a TB environment and how to write different testcase for the coverage closure.