

SBAS343C -MAY 2007-REVISED SEPTEMBER 2009

# 16-Bit, High-Speed, 2.7V to 5.5V *micro*Power Sampling ANALOG-TO-DIGITAL CONVERTER

Check for Samples: ADS8326

### **FEATURES**

- 16 Bits No Missing Codes (Full-Supply Range, High or Low Grade)
- Very Low Noise: 3LSB<sub>PP</sub>
- Excellent Linearity:
   ±1LSB typ, ±1.5LSB max INL
   ±0.6LSB typ, ±1LSB max DNL
   ±1mV max Offset
   ±12LSB typ Gain Error
- microPower: 10mW at 5V, 250kHz 4mW at 2.7V, 200kHz 2mW at 2.7V, 100kHz 0.2mW at 2.7V, 10kHz
- MSOP-8 and SON-8 Packages (SON-8 package same as 3x3 QFN)
- 16-Bit Upgrade to the 12-Bit ADS7816 and ADS7822
- Pin-Compatible with the ADS7816, ADS7822, ADS7826, ADS7827, ADS7829, ADS8320, and ADS8325
- Serial (SPI™/SSI) Interface

### **APPLICATIONS**

- Battery-Operated Systems
- Remote Data Acquisition
- Isolated Data Acquisition
- Simultaneous Sampling, Multichannel Systems
- Industrial Controls
- Robotics
- · Vibration Analysis

### DESCRIPTION

The ADS8326 is a 16-bit, sampling, analog-to-digital (A/D) converter specified for a supply voltage range from 2.7V to 5.5V. It requires very little power, even when operating at the full data rate. At lower data rates, the high speed of the device enables it to spend most of its time in the power-down mode. For example, the average power dissipation is less than 0.2mW at a 10kHz data rate.

The ADS8326 offers excellent linearity and very low noise and distortion. It also features a synchronous serial (SPI/SSI-compatible) interface and a differential input. The reference voltage can be set to any level within the range of 0.1V to  $V_{DD}$ .

Low power and small size make the ADS8326 ideal for portable and battery-operated systems. It is also a perfect fit for remote data-acquisition modules, simultaneous multichannel systems, and isolated data acquisition. The ADS8326 is available in either an MSOP-8 and an SON-8 package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI is a trademark of Motorola, Inc.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# ORDERING INFORMATION(1)

| PRODUCT   | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>ERROR<br>(LSB) (2) | NO<br>MISSING<br>CODES<br>ERROR<br>(LSB) | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY |
|-----------|--------------------------------------------------------|------------------------------------------|------------------|-----------------------|-----------------------------------|--------------------|--------------------|---------------------------------|
| ADS8326I  | ±3                                                     | 16                                       | MSOP-8           | DGK                   | -40°C to +85°C                    | D26                | ADS8326IDGKT       | Tape and Reel,<br>250           |
| AD363201  | ±3                                                     | 10                                       | IVISOF-6         | DGK                   | -40 C to +65 C                    | D20                | ADS8326IDGKR       | Tape and Reel,<br>2500          |
| ADSOCIO   | .4.5                                                   | 16                                       | MSOP-8           | DGK                   | 40°C to 105°C                     | D26                | ADS8326IBDGKT      | Tape and Reel,<br>250           |
| ADS8326IB | ±1.5                                                   | 10                                       | IVISOP-8         | DGK                   | –40°C to +85°C                    | D26                | ADS8326IBDGKR      | Tape and Reel,<br>2500          |
| ADCOOCL   | .0                                                     | 16                                       | CON C            | DRB                   | 4000 +- +0500                     | Doc                | ADS8326IDRBT       | Tape and Reel,<br>250           |
| ADS8326I  | ±3                                                     | 10                                       | SON-8            | DKB                   | –40°C to +85°C                    | D26                | ADS8326IDRBR       | Tape and Reel,<br>2500          |
| ADS8326IB | ±1.5                                                   | 16                                       | SON-8            | DRB                   | -40°C to +85°C                    | D26                | ADS8326IBDRBT      | Tape and Reel,<br>250           |
| AD36320IB | ±1.5                                                   | 10                                       | 30N-8            | מאט                   | -40 C (0 +65 C                    | D26                | ADS8326IBDRBR      | Tape and Reel,<br>2500          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet, or see the TI website at www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range (unless otherwise noted).

|                                                              | ADS8326                       | UNIT |
|--------------------------------------------------------------|-------------------------------|------|
| Supply voltage, V <sub>DD</sub> to GND                       | -0.3 to +7                    | V    |
| Analog input voltage <sup>(2)</sup>                          | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Reference input voltage <sup>(2)</sup>                       | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Digital input voltage <sup>(2)</sup>                         | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Input current to any pin except supply                       | -20 to +20                    | mA   |
| Power dissipation                                            | See Dissipation Ratings T     | able |
| Operating virtual junction temperature range, T <sub>J</sub> | -40 to +150                   | °C   |
| Operating free-air temperature range, T <sub>A</sub>         | -40 to +85                    | °C   |
| Storage temperature range, T <sub>STG</sub>                  | -65 to +150                   | °C   |
| Lead Temperature 1.6mm (1/16 inch) from case for 10sec       | +260                          | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to ground terminal.

Submit Documentation Feedback

<sup>(2)</sup> Maximum Integral Linearity Error specifies a 5V power supply and reference voltage.

www.ti.com

# **DISSIPATION RATINGS**

| PACKAGE | R <sub>0</sub> JC | R <sub>0 JA</sub> | DERATING<br>FACTOR ABOVE<br>T <sub>A</sub> = +25°C | T <sub>A</sub> ≤ +25°C<br>POWER RATING | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |
|---------|-------------------|-------------------|----------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|
| DGK     | +39.1°C/W         | +206.3°C/W        | 4.847mW/°C                                         | 606mW                                  | 388mW                                  | 315mW                                  |
| DRB     | +5°C/W            | +45.8°C/W         | 3.7mW/°C                                           | 370mW                                  | 204mW                                  | 148mW                                  |

# **RECOMMENDED OPERATING CONDITIONS**

|                                                |                    | MIN  | TYP | MAX                   | UNIT |
|------------------------------------------------|--------------------|------|-----|-----------------------|------|
| Supply voltage, GND to V <sub>DD</sub>         | Low-voltage levels | 2.7  |     | 3.6                   | V    |
| Supply voltage, GND to V <sub>DD</sub>         | 5V logic levels    | 4.5  | 5.0 | 5.5                   | V    |
| Reference input voltage                        |                    | 0.1  |     | $V_{DD}$              | V    |
|                                                | -IN to GND         | -0.3 | 0   | 0.5                   | V    |
| Analog input voltage                           | +IN to GND         | -0.3 |     | V <sub>DD</sub> + 0.2 | V    |
|                                                | +IN - (-IN)        | 0    |     | $V_{REF}$             | V    |
| Operating junction temperature, T <sub>J</sub> |                    | -40  |     | +125                  | °C   |

# ELECTRICAL CHARACTERISTICS: V<sub>DD</sub> = +5V

At  $-40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{REF} = +5V$ , -IN = GND,  $f_{SAMPLE} = 250$ kHz, and  $f_{DCLOCK} = 24 \times f_{SAMPLE}$ , unless otherwise noted.

|                                   |                                            | μ     | DS8326I |           | ΑI    | OS8326IB |           |        |
|-----------------------------------|--------------------------------------------|-------|---------|-----------|-------|----------|-----------|--------|
| PARAMETER                         | TEST CONDITIONS                            | MIN   | TYP     | MAX       | MIN   | TYP      | MAX       | UNIT   |
| ANALOG INPUT                      | ,                                          |       |         | '         |       |          | '         |        |
| Full-scale range                  | SR +IN - (-IN)                             | 0     |         | $V_{REF}$ | 0     |          | $V_{REF}$ | V      |
| Operating common-mode signal      |                                            | -0.3  |         | 0.5       | -0.3  |          | 0.5       | V      |
| leavet enginteren                 | -IN = GND, off                             |       | 5       |           |       | 5        |           | GΩ     |
| Input resistance                  | -IN = GND, on                              |       | 50      | 100       |       | 50       | 100       | Ω      |
| Input capacitance                 | -IN = GND, during sampling                 |       | 48      |           |       | 48       |           | pF     |
| Input leakage current             | -IN = GND                                  |       | ±50     |           |       | ±50      |           | nA     |
| Differential input capacitance    | +IN to -IN, during sampling                |       | 20      |           |       | 20       |           | pF     |
| Full-power bandwidth FS           | BW FS sinewave, SINAD =<br>-60dB           |       | 500     |           |       | 500      |           | kHz    |
| DC ACCURACY                       | ,                                          |       |         |           |       |          | '         |        |
| Resolution                        |                                            | 16    |         |           | 16    |          |           | Bits   |
| No missing codes N                | MC                                         | 16    |         |           | 16    |          |           | Bits   |
| Integral linearity error          | INL                                        | -3    | ±2      | +3        | -1.5  | ±1       | +1.5      | LSB    |
| Differential linearity error      | DNL                                        | -1    | ±0.5    | +2        | -1    | ±0.4     | +1        | LSB    |
| Offset error                      | Vos                                        | -1.5  | ±0.75   | +1.5      | -1    | ±0.5     | +1        | mV     |
| Offset error drift TC             | Vos                                        |       | ±0.2    |           |       | ±0.2     |           | ppm/°C |
| Gain error                        | ERR                                        | -24   |         | +24       | -12   |          | +12       | LSB    |
| Gain error drift TCG              | ERR                                        |       | ±0.3    |           |       | ±0.3     |           | ppm/°C |
| Noise                             |                                            |       | 30      |           |       | 30       |           | μVRMS  |
| Power-supply rejection            | $4.75V \le V_{DD} \le 5.25V$               |       | 0.5     |           |       | 0.5      |           | LSB    |
| SAMPLING DYNAMICS                 |                                            |       |         |           |       |          |           |        |
| Conversion time (16 DCLOCKs)      | ONV 24kHz ≤ f <sub>DCLOCK</sub> ≤ 6MHz     | 2.667 |         | 666.7     | 2.667 |          | 666.7     | μs     |
| Acquisition time<br>(4.5 DCLOCKs) | t <sub>AQ</sub> f <sub>DCLOCK</sub> = 6MHz | 0.75  |         |           | 0.75  |          |           | μs     |
| Throughput rate (22 DCLOCKs)      |                                            |       |         | 250       |       |          | 250       | kSPS   |
| Clock frequency f <sub>DCL</sub>  | оск                                        | 0.024 |         | 6         | 0.024 |          | 6         | MHz    |

Copyright © 2007–2009, Texas Instruments Incorporated

Submit Documentation Feedback



# ELECTRICAL CHARACTERISTICS: $V_{DD} = +5V$ (continued)

 $At -40 ^{\circ}C \ to \ +85 ^{\circ}C, \ V_{REF} = +5 V, \ -IN = GND, \ f_{SAMPLE} = 250 kHz, \ and \ f_{DCLOCK} = 24 \times f_{SAMPLE}, \ unless \ otherwise \ noted.$ 

|                                     |                 |                                                                                                           |                     | ADS8326I        |                     | Δ.                  | DS8326IB        |                     |      |
|-------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------|---------------------|-----------------|---------------------|---------------------|-----------------|---------------------|------|
| PARAMETER                           |                 | TEST CONDITIONS                                                                                           | MIN                 | TYP             | MAX                 | MIN                 | TYP             | MAX                 | UNIT |
| AC ACCURACY                         |                 |                                                                                                           |                     |                 |                     |                     |                 |                     |      |
| T . II                              | TUD             | 5V <sub>PP</sub> sinewave at 2kHz                                                                         |                     | -98             |                     |                     | -99             |                     | dB   |
| Total harmonic distortion           | THD             | 5V <sub>PP</sub> sinewave at 10kHz                                                                        |                     | -90             |                     |                     | -91             |                     | dB   |
| Spurious-free dynamic               | OEDD            | 5V <sub>PP</sub> sinewave at 2kHz                                                                         |                     | 102             |                     |                     | 103             |                     | dB   |
| range                               | SFDR            | 5V <sub>PP</sub> sinewave at 10kHz                                                                        |                     | 94              |                     |                     | 95              |                     | dB   |
| 0: 1: :                             | OND             | 5V <sub>PP</sub> sinewave at 2kHz                                                                         |                     | 91              |                     |                     | 91.5            |                     | dB   |
| Signal-to-noise ratio               | SNR             | 5V <sub>PP</sub> sinewave at 10kHz                                                                        |                     | 91              |                     |                     | 91.5            |                     | dB   |
| 0: 1: 1: 1: 1:                      | OINIAD          | 5V <sub>PP</sub> sinewave at 2kHz                                                                         |                     | 90              |                     |                     | 91              |                     | dB   |
| Signal-to-noise + distortion        | SINAD           | 5V <sub>PP</sub> sinewave at 10kHz                                                                        |                     | 87.5            |                     |                     | 88              |                     | dB   |
| T# - the manual and this            | ENOD            | 5V <sub>PP</sub> sinewave at 2kHz                                                                         |                     | 14.69           |                     |                     | 14.86           |                     | Bits |
| Effective number of bits            | ENOB            | 5V <sub>PP</sub> sinewave at 10kHz                                                                        |                     | 14.28           |                     |                     | 14.35           |                     | Bits |
| VOLTAGE REFERENCE INPU              | JT              |                                                                                                           |                     |                 |                     |                     |                 |                     |      |
| Reference voltage                   |                 |                                                                                                           | 0.1                 |                 | $V_{DD}$            | 0.1                 |                 | $V_{DD}$            | V    |
| D ( ) 1 1 1 1                       |                 | $\overline{CS} = GND, f_{SAMPLE} = 0Hz$                                                                   |                     | 5               |                     |                     | 5               |                     | GΩ   |
| Reference input resistance          |                 | $\overline{\text{CS}} = V_{\text{DD}}$                                                                    |                     | 5               |                     |                     | 5               |                     | GΩ   |
| Reference input capacitance         |                 |                                                                                                           |                     | 24              |                     |                     | 24              |                     | pF   |
|                                     |                 | f <sub>S</sub> = 250kHz                                                                                   |                     | 170             | 220                 |                     | 170             | 220                 | μA   |
|                                     |                 | f <sub>S</sub> = 200kHz                                                                                   |                     | 140             | 180                 |                     | 140             | 180                 | μA   |
| Reference input current             |                 | f <sub>S</sub> = 100kHz                                                                                   |                     | 70              | 90                  |                     | 70              | 90                  | μA   |
|                                     |                 | f <sub>S</sub> = 10kHz                                                                                    |                     | 11              | 14                  |                     | 11              | 14                  | μA   |
|                                     |                 | $\overline{\text{CS}} = V_{\text{DD}}$                                                                    |                     | 0.1             |                     |                     | 0.1             |                     | μA   |
| DIGITAL INPUTS(1)                   |                 |                                                                                                           | 1                   |                 |                     |                     |                 | •                   |      |
| Logic family                        |                 |                                                                                                           |                     | CMOS            |                     |                     | CMOS            |                     |      |
| High-level input voltage            | V <sub>IH</sub> |                                                                                                           | $0.7 \times V_{DD}$ |                 | $V_{DD} + 0.3$      | $0.7 \times V_{DD}$ |                 | $V_{DD} + 0.3$      | V    |
| Low-level input voltage             | V <sub>IL</sub> |                                                                                                           | -0.3                |                 | $0.3 \times V_{DD}$ | -0.3                |                 | $0.3 \times V_{DD}$ | V    |
| Input current                       | I <sub>IN</sub> | V <sub>I</sub> = V <sub>DD</sub> or GND                                                                   | -50                 |                 | +50                 | -50                 |                 | +50                 | nA   |
| Input capacitance                   | Cı              |                                                                                                           |                     | 5               |                     |                     | 5               |                     | pF   |
| DIGITAL OUTPUTS(1)                  |                 |                                                                                                           | 1                   |                 |                     |                     |                 | •                   |      |
| Logic family                        |                 |                                                                                                           |                     | CMOS            |                     |                     | CMOS            |                     |      |
| High-level output voltage           | $V_{OH}$        | $V_{DD} = 4.5V$ , $I_{OH} = -100\mu A$                                                                    | 4.44                |                 |                     | 4.44                |                 |                     | V    |
| Low-level output voltage            | V <sub>OL</sub> | $V_{DD} = 4.5V, I_{OL} = 100\mu A$                                                                        |                     |                 | 0.5                 |                     |                 | 0.5                 | V    |
| High-impedance state output current | I <sub>OZ</sub> | $\overline{\text{CS}} = \text{V}_{\text{DD}}, \text{ V}_{\text{I}} = \text{V}_{\text{DD}} \text{ or GND}$ | -50                 |                 | +50                 | -50                 |                 | +50                 | nA   |
| Output capacitance                  | Co              |                                                                                                           |                     | 5               |                     |                     | 5               |                     | pF   |
| Load capacitance                    | $C_L$           |                                                                                                           |                     |                 | 30                  |                     |                 | 30                  | pF   |
| Data format                         |                 |                                                                                                           |                     | Straight binary |                     |                     | Straight binary |                     |      |

<sup>(1)</sup> Applies for 5.0V nominal supply:  $V_{DD}$  (min) = 4.5V and  $V_{DD}$  (max) = 5.5V.

www.ti.com

# ELECTRICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V

 $At -40^{\circ}C \ to \ +85^{\circ}C, \ V_{REF} = +2.5V, -IN = GND, \ f_{SAMPLE} = 200kHz, \ and \ f_{DCLOCK} = 24 \times f_{SAMPLE}, \ unless \ otherwise \ noted.$ 

|                                   |                     |                                         | A      | ADS8326I |           | Al     | DS8326IB |           |        |
|-----------------------------------|---------------------|-----------------------------------------|--------|----------|-----------|--------|----------|-----------|--------|
| PARAMETER                         |                     | TEST CONDITIONS                         | MIN    | TYP      | MAX       | MIN    | TYP      | MAX       | UNIT   |
| ANALOG INPUT                      |                     | l I                                     |        |          | 1         |        |          |           |        |
| Full-scale range                  | FSR                 | +IN - (-IN)                             | 0      |          | $V_{REF}$ | 0      |          | $V_{REF}$ | V      |
| Operating common-mode signa       | al                  |                                         | -0.3   |          | 0.5       | -0.3   |          | 0.5       | V      |
|                                   |                     | -IN = GND, off                          |        | 5        |           |        | 5        |           | GΩ     |
| Input resistance                  | R <sub>ON</sub>     | -IN = GND, on                           |        | 100      | 150       |        | 100      | 150       | Ω      |
| Input capacitance                 |                     | -IN = GND, during sampling              |        | 48       |           |        | 48       |           | pF     |
| Input leakage current             |                     | −IN = GND                               |        | ±50      |           |        | ±50      |           | nA     |
| Differential input capacitance    |                     | +IN to -IN, during sampling             |        | 20       |           |        | 20       |           | pF     |
| Full-power bandwidth              | FSBW                | FS sinewave, SINAD = -60dB              |        | 60       |           |        | 60       |           | kHz    |
| DC ACCURACY                       |                     | <u> </u>                                |        |          |           |        |          |           |        |
| Resolution                        |                     |                                         | 16     |          |           | 16     |          |           | Bits   |
| No missing codes                  | NMC                 |                                         | 16     |          |           | 16     |          |           | Bits   |
| Integral linearity error          | INL                 |                                         | -3     | ±2       | +3        | -2.5   | ±1       | +2.5      | LSB    |
| Differential linearity error      | DNL                 |                                         | -1     | ±0.5     | +2        | -1     | ±0.4     | +1        | LSB    |
| Offset error                      | Vos                 |                                         | -1.5   | ±0.75    | +1.5      | -1     | ±0.5     | +1        | mV     |
| Offset error drift                | TCVos               |                                         |        | ±0.2     |           |        | ±0.2     |           | ppm/°C |
| Gain error                        | G <sub>ERR</sub>    |                                         |        | ±33      |           |        | ±16      |           | LSB    |
| Gain error drift                  | TCG <sub>ERR</sub>  |                                         |        | ±0.3     |           |        | ±0.3     |           | ppm/°C |
| Noise                             |                     |                                         |        | 30       |           |        | 30       |           | μVRMS  |
| Power-supply rejection            |                     | $2.7V \le V_{DD} \le 3.6V$              |        | 0.5      |           |        | 0.5      |           | LSB    |
| SAMPLING DYNAMICS                 |                     | 1                                       |        |          |           |        |          |           |        |
| Conversion time<br>(16 DCLOCKs)   | t <sub>CONV</sub>   | 24kHz ≤ f <sub>DCLOCK</sub> ≤ 4.8MHz    | 3.333  |          | 666.7     | 3.333  |          | 666.7     | μs     |
| Acquisition time<br>(4.5 DCLOCKs) | t <sub>AQ</sub>     | f <sub>DCLOCK</sub> = 4.8MHz            | 0.9375 |          |           | 0.9375 |          |           | μs     |
| Throughput rate (22 DCLOCKs)      |                     |                                         |        |          | 200       |        |          | 200       | kSPS   |
| Clock frequency                   | $f_{\text{DCLOCK}}$ |                                         | 0.024  |          | 4.8       | 0.024  |          | 4.8       | MHz    |
| AC ACCURACY                       |                     |                                         |        |          |           |        |          |           |        |
| Total harmonic distortion         | THD                 | 2.5V <sub>PP</sub> sinewave at 2kHz     |        | -88      |           |        | -88.5    |           | dB     |
| Total Harmonic distortion         | טווו                | 2.5V <sub>PP</sub> sinewave at 10kHz    |        | -75      |           |        | -75.5    |           | dB     |
| Spurious-free dynamic             | SFDR                | 2.5V <sub>PP</sub> sinewave at 2kHz     |        | 91       |           |        | 91.5     |           | dB     |
| range                             | 3i DK               | 2.5V <sub>PP</sub> sinewave at 10kHz    |        | 77.5     |           |        | 78       |           | dB     |
| Signal-to-noise ratio             | SNR                 | 2.5V <sub>PP</sub> sinewave at 2kHz     |        | 86.5     |           |        | 87       |           | dB     |
| Signal-to-noise ratio             | SINIX               | 2.5V <sub>PP</sub> sinewave at 10kHz    |        | 86       |           |        | 86.5     |           | dB     |
| Signal-to-noise + distortion      | SINAD               | 2.5V <sub>PP</sub> sinewave at 2kHz     |        | 85       |           |        | 85.5     |           | dB     |
| Signal-to-noise + distortion      | SINAD               | 2.5V <sub>PP</sub> sinewave at 10kHz    |        | 74.5     |           |        | 75       |           | dB     |
| Effective number of bits          | ENOB                | 2.5V <sub>PP</sub> sinewave at 2kHz     |        | 13.86    |           |        | 13.94    |           | Bits   |
| Lifective number of bits          | LINOB               | 2.5V <sub>PP</sub> sinewave at 10kHz    |        | 12.12    |           |        | 12.20    |           | Bits   |
| VOLTAGE REFERENCE INPU            | JT                  |                                         |        |          |           |        |          |           |        |
| Reference voltage                 |                     |                                         | 0.1    |          | $V_{DD}$  | 0.1    |          | $V_{DD}$  | V      |
| Reference input resistance        |                     | $\overline{CS} = GND, f_{SAMPLE} = 0Hz$ |        | 5        |           |        | 5        |           | GΩ     |
| Mororence input resistance        |                     | $\overline{\text{CS}} = V_{\text{DD}}$  |        | 5        |           |        | 5        |           | GΩ     |
| Reference input capacitance       |                     |                                         |        | 24       |           |        | 24       |           | pF     |
|                                   |                     | f <sub>S</sub> = 200kHz                 |        | 70       | 90        |        | 70       | 90        | μΑ     |
| Potoronco input current           |                     | f <sub>S</sub> = 100kHz                 |        | 25       | 33        |        | 25       | 33        | μΑ     |
| Reference input current           |                     | f <sub>S</sub> = 10kHz                  |        | 5        | 7         |        | 5        | 7         | μΑ     |
|                                   |                     | $\overline{\text{CS}} = V_{\text{DD}}$  |        | 0.1      |           |        | 0.1      |           | μA     |



# ELECTRICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V (continued)

 $At -40 ^{\circ}C \ to \ +85 ^{\circ}C, \ V_{REF} = +2.5 V, \ -IN = GND, \ f_{SAMPLE} = 200 kHz, \ and \ f_{DCLOCK} = 24 \times f_{SAMPLE}, \ unless \ otherwise \ noted.$ 

|                                     |                 |                                                                                     |                       | ADS8326I        |                | ı                     | ADS8326IB       |                |      |
|-------------------------------------|-----------------|-------------------------------------------------------------------------------------|-----------------------|-----------------|----------------|-----------------------|-----------------|----------------|------|
| PARAMETER                           |                 | TEST CONDITIONS                                                                     | MIN                   | TYP             | MAX            | MIN                   | TYP             | MAX            | UNIT |
| DIGITAL INPUTS(1)                   |                 |                                                                                     |                       |                 |                |                       |                 |                |      |
| Logic family                        |                 |                                                                                     |                       | LVCMOS          |                |                       | LVCMOS          |                |      |
| High-level input voltage            | $V_{\text{IH}}$ | V <sub>DD</sub> = 3.6V                                                              | 2                     |                 | $V_{DD} + 0.3$ | 2                     |                 | $V_{DD} + 0.3$ | V    |
| Low-level input voltage             | $V_{IL}$        | V <sub>DD</sub> = 2.7V                                                              | -0.3                  |                 | 0.8            | -0.3                  |                 | 0.8            | V    |
| Input current                       | I <sub>IN</sub> | $V_I = V_{DD}$ or GND                                                               | -50                   |                 | +50            | -50                   |                 | +50            | nA   |
| Input capacitance                   | Cı              |                                                                                     |                       | 5               |                |                       | 5               |                | pF   |
| DIGITAL OUTPUTS(1)                  |                 |                                                                                     |                       |                 |                |                       |                 |                |      |
| Logic family                        |                 |                                                                                     |                       | LVCMOS          |                |                       | LVCMOS          |                |      |
| High-level output voltage           | $V_{OH}$        | $V_{DD} = 2.7V, I_{OH} = -100\mu A$                                                 | V <sub>DD</sub> - 0.2 |                 |                | V <sub>DD</sub> - 0.2 |                 |                | V    |
| Low-level output voltage            | $V_{OL}$        | $V_{DD} = 2.7V, I_{OL} = 100 \mu A$                                                 |                       |                 | 0.2            |                       |                 | 0.2            | V    |
| High-impedance state output current | I <sub>OZ</sub> | $\overline{\text{CS}} = V_{\text{DD}}, V_{\text{I}} = V_{\text{DD}} \text{ or GND}$ | -50                   |                 | +50            | -50                   |                 | +50            | nA   |
| Output capacitance                  | $C_O$           |                                                                                     |                       | 5               |                |                       | 5               |                | pF   |
| Load capacitance                    | $C_L$           |                                                                                     |                       |                 | 30             |                       |                 | 30             | pF   |
| Data format                         |                 |                                                                                     |                       | Straight binary |                |                       | Straight binary |                |      |

<sup>(1)</sup> Applies for 3.0V nominal supply:  $V_{DD}$  (min) = 2.7V and  $V_{DD}$  (max) = 3.6V.

# **ELECTRICAL CHARACTERISTICS**

At –40°C to +85°C, –IN = GND, and  $f_{DCLOCK}$  = 24 ×  $f_{SAMPLE}$ , unless otherwise noted.

|                                 |                 |                                                            | Δ   | DS8326I |       | Al  | DS8326IB |       |      |
|---------------------------------|-----------------|------------------------------------------------------------|-----|---------|-------|-----|----------|-------|------|
| PARAMETER                       |                 | TEST CONDITIONS                                            | MIN | TYP     | MAX   | MIN | TYP      | MAX   | UNIT |
| ANALOG INPUT                    |                 |                                                            |     |         | '     |     |          |       |      |
| D                               |                 | Low-voltage levels                                         | 2.7 |         | 3.6   | 2.7 |          | 3.6   | V    |
| Power supply                    | $V_{DD}$        | 5V logic levels                                            | 4.5 |         | 5.5   | 4.5 |          | 5.5   | V    |
|                                 |                 | $V_{DD} = 2.7V$ , $f_S = 10kHz$ , $f_{DCLOCK} = 4.8MHz$    |     | 0.065   | 0.085 |     | 0.065    | 0.085 | mA   |
| Operating supply current        |                 | $V_{DD}$ = 2.7V, $f_S$ = 100kHz, $f_{DCLOCK}$ = 4.8MHz     |     | 0.69    | 1.0   |     | 0.69     | 1.0   | mA   |
|                                 | $I_{DD}$        | $V_{DD}$ = 2.7V, $f_S$ = 200kHz, $f_{DCLOCK}$ = 4.8MHz     |     | 1.38    | 2.0   |     | 1.38     | 2.0   | mA   |
|                                 |                 | $V_{DD} = 5V$ , $f_S = 200$ kHz,<br>$f_{DCLOCK} = 6$ MHz   |     | 1.9     | 2.7   |     | 1.9      | 2.7   | mA   |
|                                 |                 | $V_{DD} = 5V$ , $f_{S} = 250$ kHz,<br>$f_{DCLOCK} = 6$ MHz |     | 2.0     | 3.0   |     | 2.0      | 3.0   | mA   |
| Power-down supply current       | ,               | V <sub>DD</sub> = 2.7V                                     |     | 0.1     |       |     | 0.1      |       | μΑ   |
| -ower-down supply current       | I <sub>DD</sub> | V <sub>DD</sub> = 5V                                       |     | 0.2     |       |     | 0.2      |       | μA   |
|                                 |                 | $V_{DD} = 2.7V$ , $f_S = 10kHz$ , $f_{DCLOCK} = 4.8MHz$    |     | 0.18    | 0.23  |     | 0.18     | 0.23  | mW   |
|                                 |                 | $V_{DD}$ = 2.7V, $f_S$ = 100kHz, $f_{DCLOCK}$ = 4.8MHz     |     | 1.86    | 2.7   |     | 1.86     | 2.7   | mW   |
| Power dissipation               |                 | $V_{DD}$ = 2.7V, $f_S$ = 200kHz, $f_{DCLOCK}$ = 4.8MHz     |     | 3.73    | 5.4   |     | 3.73     | 5.4   | mW   |
|                                 |                 | $V_{DD} = 5V$ , $f_{S} = 200$ kHz,<br>$f_{DCLOCK} = 6$ MHz |     | 9.5     | 13.5  |     | 9.5      | 13.5  | mW   |
|                                 |                 | $V_{DD} = 5V$ , $f_S = 250$ kHz, $f_{DCLOCK} = 6$ MHz      |     | 10      | 15    |     | 10       | 15    | mW   |
| Power dissipation in power daws |                 | $V_{DD} = 2.7V, \overline{CS} = V_{DD}$                    |     | 0.3     |       |     | 0.3      |       | μW   |
| Power dissipation in power-down |                 | $V_{DD} = 5V, \overline{CS} = V_{DD}$                      |     | 0.6     |       |     | 0.6      |       | μW   |

Submit Documentation Feedback



# **PIN CONFIGURATION**

# DGK PACKAGE MSOP-8 (TOP VIEW)



# DRB PACKAGE SON-8 (TOP VIEW)



(1) The thermal pad is internally connected to the substrate. This pad can be connected to the analog ground or left floating. Keep the thermal pad separate from the digital ground, if possible.

# **PIN ASSIGNMENTS**

| PI               | N   | 1/0                     | DECODIPTION                                                                       |
|------------------|-----|-------------------------|-----------------------------------------------------------------------------------|
| NAME             | NO. | - I/O                   | DESCRIPTION                                                                       |
| REF              | 1   | Analog input            | Reference input                                                                   |
| +IN              | 2   | Analog input            | Noninverting input                                                                |
| -IN              | 3   | Analog input            | Inverting analog input                                                            |
| GND              | 4   | Power-supply connection | Ground                                                                            |
| CS/SHDN          | 5   | Digital input           | Chip select when low; Shutdown mode when high.                                    |
| D <sub>OUT</sub> | 6   | Digital output          | Serial output data word                                                           |
| DCLOCK           | 7   | Digital input           | Data clock synchronizes the serial data transfer and determines conversion speed. |
| $V_{DD}$         | 8   | Power-supply connection | Power supply                                                                      |

# **Equivalent Input Circuit (V<sub>DD</sub> = 5.0V)**



Diode Turn-On Voltage: 0.35V Equivalent Analog Input Circuit



Equivalent Reference Input Circuit



Equivalent Digital Input/Output Circuit



# **TIMING INFORMATION**



NOTE: (1) A minimum of 22 clock cycles are required for 16-bit conversion; 24 clock cycles are shown.

If CS remains low at the end of conversion, a new data stream is shifted out with LSB-first data followed by zeroes indefinitely.



NOTE: (2) After completing the data transfer, if further clocks are applied with  $\overline{\text{CS}}$  low, the A/D converter will output zeroes indefinitely.







NOTES: (3) Waveform 1 is for an output with internal conditions such that the output is high unless disabled by the output control.

(4) Waveform 2 is for an output with internal conditions such that the output is low unless disabled by the output control.

Figure 1. Timing Diagrams and Test Circuits for the Parameters in Table 1

Load Circuit for  $t_{\rm dis}$  and  $t_{\rm er}$ 



# **TIMING INFORMATION (continued)**

# **Table 1. Timing Characteristics**

| SYMBOL            | DESCRIPTION                                          | MIN | TYP | MAX | UNIT    |
|-------------------|------------------------------------------------------|-----|-----|-----|---------|
| t <sub>SMPL</sub> | Analog input sample time                             | 4.5 |     | 5.0 | DCLOCKs |
| t <sub>CONV</sub> | Conversion time                                      |     | 16  |     | DCLOCKs |
| t <sub>CYC</sub>  | Complete cycle time                                  | 22  |     |     | DCLOCKs |
| t <sub>CSD</sub>  | CS falling to DCLOCK low                             |     |     | 0   | ns      |
| t <sub>sucs</sub> | CS falling to DCLOCK rising                          | 20  |     |     | ns      |
| t <sub>HDO</sub>  | DCLOCK falling to current D <sub>OUT</sub> not valid | 5   | 15  |     | ns      |
| t <sub>DIS</sub>  | CS rising to D <sub>OUT</sub> tri-state              |     | 70  | 100 | ns      |
| t <sub>EN</sub>   | DCLOCK falling to D <sub>OUT</sub> enabled           |     | 20  | 50  | ns      |
| t <sub>F</sub>    | D <sub>OUT</sub> fall time                           |     | 5   | 25  | ns      |
| t <sub>R</sub>    | D <sub>OUT</sub> rise time                           |     | 7   | 25  | ns      |



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V

At  $T_A$  = +25°C,  $V_{DD}$  = +5V,  $V_{REF}$  = +5V.  $f_{SAMPLE}$  = 250kHz,  $f_{CLK}$  = 24 ×  $f_{SAMPLE}$ , unless otherwise noted.

# INTEGRAL LINEARITY ERROR VS CODE 3 2 1 0 -1 -2 -3 0000h 4000h 8000h C000h FFFFh



Figure 3.



**Output Code** 



Figure 4.



Figure 5.



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V (continued)

At  $T_A = +25$ °C,  $V_{DD} = +5V$ ,  $V_{REF} = +5V$ .  $f_{SAMPLE} = 250$ kHz,  $f_{CLK} = 24 \times f_{SAMPLE}$ , unless otherwise noted.



Figure 6.



Figure 7.





Figure 8.

# FREQUENCY SPECTRUM (8192 point FFT, f<sub>IN</sub> = 9.9792kHz, -0.2dB)



Figure 9.



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V (continued)

65

200

100

At  $T_A = +25$ °C,  $V_{DD} = +5V$ ,  $V_{REF} = +5V$ .  $f_{SAMPLE} = 250$ kHz,  $f_{CLK} = 24 \times f_{SAMPLE}$ , unless otherwise noted.

# SIGNAL-TO-NOISE + DISTORTION vs INPUT FREQUENCY 100 95 95 88 80 SINAD 75 70 65

**SIGNAL-TO-NOISE AND** 

Figure 10.

10

Frequency (kHz)

### TOTAL HARMONIC DISTORTION INPUT FREQUENCY 105 -105 100 -100 SFDR 95 -95 90 -90 SFDR (dB) 85 -85 THD<sup>(1</sup> 80 -80 75 -75 -70 70 NOTE: (1) First nine harmonics of the input frequency

SPURIOUS-FREE DYNAMIC RANGE AND

Frequency (kHz)

Figure 11.

# EFFECTIVE NUMBER OF BITS



Figure 12.

# CHANGE IN SIGNAL-TO-NOISE + DISTORTION vs TEMPERATURE



Figure 13.



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V (continued)

At  $T_A = +25$ °C,  $V_{DD} = +5V$ ,  $V_{REF} = +5V$ .  $f_{SAMPLE} = 250$ kHz,  $f_{CLK} = 24 \times f_{SAMPLE}$ , unless otherwise noted.



Figure 14.



Figure 15.



Figure 16.



Figure 17.



# TYPICAL CHARACTERISTICS: $V_{DD} = +5V$ (continued)

At  $T_A = +25$ °C,  $V_{DD} = +5V$ ,  $V_{REF} = +5V$ .  $f_{SAMPLE} = 250$ kHz,  $f_{CLK} = 24 \times f_{SAMPLE}$ , unless otherwise noted.



# OUTPUT CODE HISTOGRAM FOR A DC INPUT





# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V

At  $T_A$  = +25°C,  $V_{DD}$  = +2.7V,  $V_{REF}$  = +2.5V.  $f_{SAMPLE}$  = 200kHz,  $f_{CLK}$  = 24 x  $f_{SAMPLE}$ , unless otherwise noted.



# Figure 21.



Figure 22.



Figure 23.



Figure 24.



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V (continued)

At  $T_A$  = +25°C,  $V_{DD}$  = +2.7V,  $V_{REF}$  = +2.5V.  $f_{SAMPLE}$  = 200kHz,  $f_{CLK}$  = 24 x  $f_{SAMPLE}$ , unless otherwise noted.



Figure 25.



Figure 26.



Figure 27.



Figure 28.

Submit Documentation Feedback



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V (continued)

At  $T_A$  = +25°C,  $V_{DD}$  = +2.7V,  $V_{REF}$  = +2.5V.  $f_{SAMPLE}$  = 200kHz,  $f_{CLK}$  = 24 ×  $f_{SAMPLE}$ , unless otherwise noted.

# SIGNAL-TO-NOISE AND SIGNAL-TO-NOISE + DISTORTION VS



Figure 29.

# SPURIOUS-FREE DYNAMIC RANGE AND TOTAL HARMONIC DISTORTION



Figure 30.

# EFFECTIVE NUMBER OF BITS



Figure 31.

# CHANGE IN SIGNAL-TO-NOISE + DISTORTION VS TEMPERATURE



Figure 32.



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V (continued)

 $\text{At T}_{\text{A}} = +25^{\circ}\text{C}, \ V_{\text{DD}} = +2.7\text{V}, \ V_{\text{REF}} = +2.5\text{V}. \ f_{\text{SAMPLE}} = 200\text{kHz}, \ f_{\text{CLK}} = 24 \times f_{\text{SAMPLE}}, \ \text{unless otherwise noted}.$ 



Figure 33.



Figure 34.



Figure 35.



Figure 36.

# OUTPUT CODE HISTOGRAM FOR A DC INPUT (8192 Conversions)



Figure 37.



# THEORY OF OPERATION

The ADS8326 is a classic Successive Approximation Register (SAR) Analog-to-Digital (A/D) converter. The architecture is based on capacitive redistribution that inherently includes a sample-and-hold function. The converter is fabricated on a 0.6 $\mu$  CMOS process. The architecture and process allow the ADS8326 to acquire and convert an analog signal at up to 250,000 conversions per second while consuming less than 10mW from  $V_{\rm DD}$ .

Differential linearity for the ADS8326 is factory-adjusted via a package-level trim procedure. The state of the trim elements is stored in non-volatile memory and is continuously updated after each acquisition cycle, just prior to the start of the successive approximation operation. This process ensures that one complete conversion cycle always returns the part to its factory-adjusted state in the event of a power interruption.

The ADS8326 requires an external reference, an external clock, and a single power source ( $V_{DD}$ ). The external reference can be any voltage between 0.1V and  $V_{DD}$ . The value of the reference voltage directly sets the range of the analog input. The reference input current depends on the conversion rate of the ADS8326.

The external clock can vary between 24kHz (1kHz throughput) and 6.0MHz (250kHz throughput). The duty cycle of the clock is essentially unimportant, as long as the minimum high and low times are at least 200ns ( $V_{\rm DD}=4.75{\rm V}$  or greater). The minimum clock frequency is set by the leakage on the internal capacitors to the ADS8326.

The analog input is provided to two input pins: +IN and -IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function.

The digital result of the conversion is clocked out by the DCLOCK input and is provided serially (most significant bit first) on the  $D_{OUT}$  pin.

The digital data that is provided on the  $D_{OUT}$  pin is for the conversion currently in progress—there is no pipeline delay. It is possible to continue to clock the ADS8326 after the conversion is complete and to obtain the serial data least significant bit first. See the *Timing Information* section for more information.



# **ANALOG INPUT**

The analog input of ADS8326 is differential. The +IN and -IN input pins allow for a differential input signal. The amplitude of the input is the difference between the +IN and -IN input, or (+IN) - (-IN). Unlike some converters of this type, the -IN input is not resampled later in the conversion cycle. When the converter goes into Hold mode or conversion, the voltage difference between +IN and -IN is captured on the internal capacitor array.

The range of the -IN input is limited to -0.3V to +0.5V. As a result of this limitation, the differential input could be used to reject signals that are common to both inputs in the specified range. Thus, the -IN input is best used to sense a remote signal ground that may move slightly with respect to the local ground potential.

The general method for driving the analog input of the ADS8326 is shown in Figure 38 and Figure 40. The –IN input is held at the common-mode voltage. The +IN input swings from –IN (or common-mode voltage) to –IN +  $V_{REF}$  (or common-mode voltage +  $V_{REF}$ ), and the peak-to-peak amplitude is + $V_{REF}$ . The value of  $V_{REF}$  determines the range over which the common-mode voltage may vary, as shown in Figure 39. Figure 6 and Figure 7 (+5V), and Figure 25 and Figure 26 (+2.7V) illustrate the typical change in gain and offset as a function of the common-mode voltage applied to the –IN pin.



Figure 38. Methods of Driving the ADS8326



Figure 39. +IN Analog Input: Common-Mode Voltage Range vs V<sub>RFF</sub>



NOTE: The maximum differential voltage between +IN and -IN of the ADS8326 is V<sub>REF</sub>. See Figure 39 for a further explanation of the common-mode voltage range for differential inputs.

Figure 40. Differential Input Mode of the ADS8326

www.ti.com

The input current required by the analog inputs depends on a number of factors: sample rate, input voltage, source impedance, and power-down mode. Essentially, the current into the ADS8326 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (48pF) to a 16-bit settling level within 4.5 clock cycles (0.750µs). When the converter goes into Hold mode, or while it is in Power-Down mode, the input impedance is greater than  $1G\Omega$ .

Care must be taken regarding the absolute analog input voltage. To maintain the linearity of the converter, the -IN input should not drop below GND -0.3V or exceed GND + 0.5V. The +IN input should always remain within the range of GND - 0.3V to  $V_{DD}$ + 0.3V, or -IN to -IN +  $V_{REF}$  , whichever limit is reached first. Outside of these ranges, the converter linearity may not meet specifications. To minimize noise, low bandwidth input signals with low-pass filters should be used. In each case, care should be taken to ensure that the output impedance of the sources driving the +IN and -IN inputs are matched. Often, a small capacitor (20pF) between the positive and negative inputs helps to match their impedance. To obtain maximum performance from the ADS8326, the input circuit from Figure 41 is recommended.



Figure 41. Single-Ended and Differential Methods of Interfacing the ADS8326



# REFERENCE INPUT

The external reference sets the analog input range. The ADS8326 operates with a reference in the range of 0.1V to  $V_{DD}$ . There are several important implications to this.

As the reference voltage is reduced, the analog voltage weight of each digital output code is reduced. This is often referred to as the least significant bit (LSB) size and is equal to the reference voltage divided by 65,536. This means that any offset or gain error inherent in the A/D converter will appear to increase (in terms of LSB size) as the reference voltage is reduced. For a reference voltage of 2.5V, the value of the LSB is  $38.15\mu V$ , and for a reference voltage of 5V, the LSB is  $76.3\mu V$ .

The noise inherent in the converter will also appear to increase with a lower LSB size. With a 5V reference, the internal noise of the converter typically contributes only 1.5LSB peak-to-peak of potential error to the output code. When the external reference is 2.5V, the potential error contribution from the internal noise will be two times larger (3LSB). The errors arising from the internal noise are Gaussian in nature and can be reduced by averaging consecutive conversion results.

For more information regarding noise, see Figure 15, Peak-to-Peak Noise for a DC Input vs Reference Voltage. Note that the Effective Number Of Bits (ENOB) figure is calculated based on the converter signal-to-(noise + distortion) ratio with a 1kHz, 0dB input signal. SINAD is related to ENOB as follows:

 $SINAD = 6.02 \times ENOB + 1.76$ 

With lower reference voltages, extra care should be taken to provide a clean layout including adequate bypassing, a clean power supply, a low-noise reference, and a low-noise input signal. Due to the lower LSB size, the converter is also more sensitive to external sources of error, such as nearby digital signals and electromagnetic interference.

The equivalent input circuit for the reference voltage is presented in Figure 42. During the conversion process, an equivalent capacitor of 24pF is switched on. To obtain optimum performance from the ADS8326, special care must be taken in designing the interface circuit to the reference input pin. To ensure a stable reference voltage, a 47µF tantalum capacitor with low ESR should be connected as close as possible to the input pin. If a high output impedance reference source is used, an additional operational amplifier with a current-limiting resistor must be placed in front of the capacitors.



Figure 42. Input Reference Circuit and Interface

When the ADS8326 is in Power-Down mode, the input resistance of the reference pin will have a value of  $5G\Omega$ . Since the input capacitors must be recharged before the next conversion starts, an operational amplifier with good dynamic characteristics must be used to buffer the reference input.

### Noise

The transition noise of the ADS8326 itself is extremely low, as shown in Figure 20 (+5V) and Figure 37 (+2.7V); it is much lower than competing A/D converters. These histograms were generated by applying a low-noise DC input and initiating 8192 conversions. The digital output of the A/D converter will vary in output code because of the internal noise of the ADS8326. This is true for all 16-bit, SAR-type A/D converters. Using a histogram to plot the output codes, the distribution should appear bell-shaped with the peak of the bell curve representing the nominal code for the input value. The  $\pm 1\sigma$ ,  $\pm 2\sigma$ , and  $\pm 3\sigma$ distributions will represent 68.3%, 95.5%, and 99.7%, respectively, of all codes. The transition noise can be calculated by dividing the number of codes measured by 6, which yields the  $\pm 3\sigma$  distribution, or 99.7%, of all codes. Statistically, up to three codes could fall outside the distribution when executing 1000 conversions. The ADS8326, with < 3 output codes for the  $\pm 3\sigma$  distribution, yields <  $\pm 0.5$ LSB of transition noise. Remember, to achieve this low-noise performance, the peak-to-peak noise of the input signal and reference must be < 50µV.

# **Averaging**

The noise of the A/D converter can be compensated by averaging the digital codes. By averaging conversion results, transition noise is reduced by a factor of  $1/\sqrt{n}$ , where n is the number of averages. For example, averaging four conversion results reduces the transition noise from  $\pm 0.5$ LSB to  $\pm 0.25$ LSB. Averaging should only be used for input signals with frequencies near DC.

For AC signals, a digital filter can be used to low-pass filter and decimate the output codes. This works in a similar manner to averaging; for every decimation by 2, the signal-to-noise ratio improves by 3dB.

www.ti.com

### **DIGITAL INTERFACE**

# Signal Levels

The ADS8326 has a wide range of power-supply voltage. The A/D converter, as well as the digital interface circuit, is designed to accept and operate from 2.7V up to 5.5V. This voltage range will accommodate different logic levels. When the ADS8326 power-supply voltage is in the range of 4.5V to 5.5V (5V logic level), the ADS8326 can be connected directly to another 5V, CMOS-integrated circuit. When the ADS8326 power-supply voltage is in the range of 2.7V to 3.6V (3V logic level), the ADS8326 can be connected directly to another 3.3V LVCMOS integrated circuit.

# **Serial Interface**

The ADS8326 communicates with microprocessors and other digital systems via a synchronous 3-wire serial interface, as illustrated in the *Timing Information* section. The DCLOCK signal synchronizes the data transfer, with each bit being transmitted on the falling edge of DCLOCK. Most receiving systems will capture the bitstream on the rising edge of DCLOCK. However, if the minimum hold time for  $D_{OUT}$  is acceptable, the system can use the falling edge of DCLOCK to capture each bit.

A falling CS signal initiates the conversion and data transfer. The first 4.5 to 5.0 clock periods of the conversion cycle are used to sample the input signal. After the fifth falling DCLOCK edge, D<sub>OUT</sub> is enabled and will output a low value for one clock period. For the next 16 DCLOCK periods, D<sub>OUT</sub> will output the conversion result, most significant bit first. After the least significant bit (B0) has been output, subsequent clocks will repeat the output data, but in a least significant bit first format.

After the most significant bit (B15) has been repeated, D<sub>OUT</sub> will tri-state. Subsequent clocks will have no effect on the converter. A new conversion is initiated only when CS has been taken high and returned low.

### **Data Format**

The output data from the ADS8326 is in Straight Binary format, as shown in Figure 43. This figure represents the ideal output code for a given input voltage and does not include the effects of offset, gain error, or noise.





Figure 43. Ideal Conversion Characteristics (Conditions:  $V_{CM} = 0V$ ,  $V_{REF} = 5V$ )

www.ti.com

# **POWER DISSIPATION**

The architecture of the converter, the semiconductor fabrication process, and a careful design allow the ADS8326 to convert at up to a 250kHz rate while requiring very little power. However, for the absolute lowest power dissipation, there are several things to keep in mind.

The power dissipation of the ADS8326 scales directly with conversion rate. Therefore, the first step to achieving the lowest power dissipation is to find the lowest conversion rate that will satisfy the requirements of the system.

In addition, the ADS8326 goes into Power-Down mode under two conditions: when the conversion is complete and whenever  $\overline{CS}$  is high (see the *Timing Information* section). Ideally, each conversion should occur as quickly as possible, preferably at a 6.0MHz clock rate. This way, the converter spends the longest possible time in Power-Down mode. This is very important because the converter not only uses power on each DCLOCK transition (as is typical for digital CMOS components), but also uses some current for the analog circuitry, such as the comparator. The analog section dissipates power continuously until Power-Down mode is entered.

Figure 17 and Figure 18 (+5V), and Figure 35 and Figure 36 illustrate the current consumption of the ADS8326 versus sample rate. For these graphs, the converter is clocked at maximum speed regardless of the sample rate.  $\overline{CS}$  is held high during the remaining sample period.

There is an important distinction between the power-down mode that is entered after a conversion is complete and the full power-down mode that is enabled when  $\overline{CS}$  is high.  $\overline{CS}$  low will only shut down the analog section. The digital section is completely shut down only when  $\overline{CS}$  is high. Thus, if  $\overline{CS}$  is left low at the end of a conversion, and the converter is continually clocked, the power consumption will not be as low as when  $\overline{CS}$  is high.

# **Short Cycling**

Another way to save power is to use the  $\overline{CS}$  signal to short-cycle the conversion. The ADS8326 places the latest data bit on the D<sub>OUT</sub> line as it is generated; therefore, the converter can easily be short-cycled. This term means that the conversion can be terminated at any time. For example, if only 14 bits of the conversion result are needed, then the conversion can be terminated (by pulling  $\overline{CS}$  high) after the 14th bit has been clocked out.

This technique can also be used to lower the power dissipation (or to increase the conversion rate) in those applications where an analog signal is being monitored until some condition becomes true. For example, if the signal is outside a predetermined range, the full 16-bit conversion result may not be needed. If so, the conversion can be terminated after the first n bits, where n might be as low as 3 or 4. This results in lower power dissipation in both the converter and the rest of the system because they spend more time in Power-Down mode.

# **POWER-ON RESET**

The ADS8326 bias circuit is self-starting. There may be a static current (approximately 1.5mA with  $V_{DD} = 5V$ ) after power-on, unless the circuit is powered down. It is recommended to run a single test conversion (configured the same as any regular conversion) after the power supply reaches at least 2.4V to ensure the device is put into power-down mode.



### LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS8326 circuitry. This is particularly true if the reference voltage is low and/or the conversion rate is high. At a 250kHz conversion rate, the ADS8326 makes a bit decision every 167ns. That is, for each subsequent bit decision, the digital output must be updated with the results of the last bit decision, the capacitor array appropriately switched and charged, and the input to the comparator settled to a 16-bit level, all within one clock cycle.

The basic SAR architecture is sensitive to spikes on the power supply, reference, and ground connections that occur just prior to latching the comparator output. Thus, during any single conversion for an *n*-bit SAR converter, there are *n* windows in which large external transient voltages can easily affect the conversion result. Such spikes might originate from switching power supplies, digital logic, and high-power devices, to name a few potential sources. This particular source of error can be very difficult to track down if the glitch is almost synchronous to the converter DCLOCK signal because the phase difference between the two changes with time and temperature, causing sporadic misoperation.

With this in mind, power to the ADS8326 should be clean and well-bypassed. A 0.1µF ceramic bypass capacitor should be placed as close as possible to the ADS8326 package. In addition, a 1µF to 10µF capacitor and a  $5\Omega$  or  $10\Omega$  series resistor may be used to low-pass filter a noisy supply.

The reference should be similarly bypassed with a  $47\mu F$  capacitor. Again, a series resistor and large capacitor can be used to low-pass filter the reference voltage. If the reference voltage originates from an op amp, make sure that the op amp can drive the bypass capacitor without oscillation (the series

resistor can help in this case). Keep in mind that while the ADS8326 draws very little current from the reference on average, there are still instantaneous current demands placed on the external input and reference circuitry.

Texas Instruments' OPA365 op amp provides optimum performance for buffering the signal inputs; the OPA350 can be used to effectively buffer the reference input.

Also, keep in mind that the ADS8326 offers no inherent rejection of noise or voltage variation in regards to the reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply will appear directly in the digital results. While high-frequency noise can be filtered out, as described in the previous paragraph, voltage variation resulting from the line frequency (50Hz or 60Hz) can be difficult to remove.

The GND pin on the ADS8326 should be placed on a clean ground point. In many cases, this will be the analog ground. Avoid connecting the GND pin too close to the grounding point for a microprocessor, microcontroller, or digital signal processor. If needed, run a ground trace directly from the converter to the power-supply connection point. The ideal layout will include an analog ground plane for the converter and associated analog circuitry.



# **APPLICATION CIRCUITS**

Figure 44 and Figure 45 show two examples of a basic data acquisition system. The ADS8326 input range is connected to 2.5V or 4.096V. The  $5\Omega$  resistor and  $1\mu F$  to  $10\mu F$  capacitor filters the microcontroller noise on the supply, as well as any

high-frequency noise from the supply itself. The exact values should be picked such that the filter provides adequate rejection of noise. Operational amplifiers and voltage reference are connected to analog power supply,  $AV_{DD}$ .



Figure 44. Basic Data Acquisition System: Example 1



Figure 45. Basic Data Acquisition System: Example 2

Submit Documentation Feedback



# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (May, 2008) to Revision C                               | Page |
|---------------------------------------------------------------------------------|------|
| Released SON-8 package; changed statements regarding SON-8 package availability | 1    |
| Deleted footnote about SON-8 package availability                               | 2    |
| Deleted footnote about SON-8 package availability                               | 3    |
| Deleted footnote about SON-8 package availability                               | 7    |
| Changes from Revision A (August, 2007) to Revision B                            |      |
| Changes Holli Revision A (August, 2007) to Revision B                           | Page |
| Changed SON-8 package availability to Q3, 2008                                  |      |
|                                                                                 | 1    |





9-Jul-2017

## PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|-------------------------|---------|
| ADS8326IBDGKR    | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IBDGKT    | ACTIVE     | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IBDGKTG4  | ACTIVE     | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IBDRBR    | ACTIVE     | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IBDRBT    | ACTIVE     | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IDGKR     | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IDGKRG4   | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IDGKT     | ACTIVE     | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IDGKTG4   | ACTIVE     | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IDRBR     | ACTIVE     | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |
| ADS8326IDRBT     | ACTIVE     | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | D26                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



# **PACKAGE OPTION ADDENDUM**

9-Jul-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 9-Jul-2017

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS8326IBDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS8326IBDGKT | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS8326IBDRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8326IBDRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8326IDGKR  | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS8326IDGKT  | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS8326IDRBR  | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8326IDRBT  | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 9-Jul-2017



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS8326IBDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ADS8326IBDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| ADS8326IBDRBR | SON          | DRB             | 8    | 3000 | 336.6       | 336.6      | 28.6        |
| ADS8326IBDRBT | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| ADS8326IDGKR  | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ADS8326IDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| ADS8326IDRBR  | SON          | DRB             | 8    | 3000 | 336.6       | 336.6      | 28.6        |
| ADS8326IDRBT  | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-3/T 08/15

NOTE: All linear dimensions are in millimeters



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- S: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for solder mask tolerances.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



# NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.