# CAHPv3 Instruction Set Specification

Naoki Matsumoto, Ryotaro Banno, Kotaro Matsuoka2020/09/21

## 1 Programmers' Model for CAHPv3 ISA

#### 1.1 Integer Registers



Figure 1: CAHPv3 integer register state.

### 2 24-bit Length Instructions

#### 2.1 Integer Computational Instructions

Integer Register-Register Instructions

| 23   | 20 19 16              | 3 15 12               | 2 11 8                | 7 0    |
|------|-----------------------|-----------------------|-----------------------|--------|
| 0000 | rs2                   | rs1                   | rd                    | opcode |
| 4    | 4                     | 4                     | 4                     | 8      |
|      | ${ m src}2$           | $\operatorname{src}1$ | dest                  | ADD    |
|      | src2                  | $\operatorname{src}1$ | dest                  | SUB    |
|      | src2                  | $\operatorname{src}1$ | dest                  | AND    |
|      | src2                  | $\operatorname{src}1$ | dest                  | XOR    |
|      | src2                  | $\operatorname{src}1$ | dest                  | OR     |
|      | $\mathrm{src}2$       | $\operatorname{src}1$ | $\operatorname{dest}$ | LSL    |
|      | src2                  | $\operatorname{src}1$ | $\operatorname{dest}$ | LSR    |
|      | $\operatorname{src}2$ | src1                  | dest                  | ASR.   |

| Instruction       | Opcode                                    | Formula           | Description                                               |
|-------------------|-------------------------------------------|-------------------|-----------------------------------------------------------|
| ADD rd, rs1, rs2  | 00000001                                  | rd < -rs1 + rs2   | add rs1 value to rs2 value,                               |
| 1122 14, 151, 152 | 0000000                                   | 10 ( 101   102    | and store to rd                                           |
| SUB rd, rs1, rs2  | 00001001                                  | rd <- rs1 - rs2   | subtract rs2 value from rs1 value,                        |
| 50D Id, 151, 152  | 00001001                                  | 10 <- 151 - 152   | and store to rd                                           |
| AND nd ng1 ng2    | 00010001                                  | rd <- rs1 & rs2   | do bit between rs1 value and rs2 value,                   |
| AND 10, 181, 182  | AND rd, rs1, rs2   00010001   rd <- rs1 & |                   | and store to rd                                           |
| XOR rd, rs1, rs2  | 00011001                                  | rd <- rs1 ^ rs2   | do bit xor between rs1 value and rs2 value,               |
| AOR 10, 181, 182  | 00011001                                  | 1u <- 181 f82     | and store to rd                                           |
| OP nd na1 na2     | 00100001                                  | 1 rd <- rs1   rs2 | do bit or between rs1 value and rs2 value,                |
| OR rd, rs1, rs2   | 00100001                                  |                   | and store to rd                                           |
| ICI nd na1 na2    | 00101001                                  | nd < na1 < < na0  | do left logical shift rs1 value with width rs2 value,     |
| LSL rd, rs1, rs2  | 00101001                                  | rd <- rs1 << rs2  | and store to rd                                           |
| I CD nd ng1 ng0   | 00110001                                  | nd < na1 > > na0  | do right logical shift rs1 value with width rs2 value,    |
| LSR rd, rs1, rs2  | 00110001                                  | rd <- rs1 >> rs2  | and store to rd                                           |
| ACD nd na1 ma0    | 00111001                                  | rd <- rs1 >>> rs2 | do rigth arithmetic shift rs1 value with width rs2 value, |
| ASR rd, rs1, rs2  | 00111001                                  | 10 <- 181 >>> f82 | and store to rd                                           |

#### Integer Register-Immediate Instructions

| 23      | 16    | 15 12                | 11                    | 8 7         | 6 5 0               |
|---------|-------|----------------------|-----------------------|-------------|---------------------|
| simm10[ | 7:0]  | rs1                  | rd                    | simm10[9:8] | opcode              |
| 8       |       | 4                    | 4                     | 2           | 6                   |
| simm10  | [7:0] | $\operatorname{src}$ | $\operatorname{dest}$ | simm10[9:8] | ADDI                |
| simm10  | [7:0] | $\operatorname{src}$ | $\operatorname{dest}$ | simm10[9:8] | ANDI                |
| simm10  | [7:0] | $\operatorname{src}$ | $\operatorname{dest}$ | simm10[9:8] | XORI                |
| simm10  | [7:0] | $\operatorname{src}$ | $\operatorname{dest}$ | simm10[9:8] | ORI                 |
| simm10  | [7:0] | 0000                 | $\operatorname{dest}$ | simm10[9:8] | $\operatorname{LI}$ |

| 23   | 20 19 16   | 15 15 12             | 11                    | 8 7 0  |
|------|------------|----------------------|-----------------------|--------|
| 0000 | uimm4[3:0] | rs1                  | rd                    | opcode |
| 4    | 4          | 4                    | 4                     | 8      |
|      | uimm4[3:0] | $\operatorname{src}$ | $\operatorname{dest}$ | LSLI   |
|      | uimm4[3:0] | $\operatorname{src}$ | $\operatorname{dest}$ | LSRI   |
|      | uimm4[3:0] | $\operatorname{src}$ | dest                  | ASRI   |

| Instruction          | Opcode   | Formula             | Description                                                           |
|----------------------|----------|---------------------|-----------------------------------------------------------------------|
| ADDI rd, rs1, simm10 | 000011   | rd <- rs1 + simm10  | add rs1 value to simm10,<br>and store to rd                           |
| ANDI rd, rs1, simm10 | 010011   | rd <- rs1 & simm10  | do bit and between rs1 value and simm10, and store to rd              |
| XORI rd, rs1, simm10 | 011011   | rd <- rs1 ^ simm10  | do bit xor between rs1 value and simm10, and store to rd              |
| ORI rd, rs1, simm10  | 100011   | rd <- rs1   simm10  | do bit or between rs1 value and simm10,<br>and store to rd            |
| LI rd, simm10        | 110101   | rd <- rs1 << simm10 | load simm10, and store to rd                                          |
| LSLI rd, rs1, uimm4  | 00101011 | rd <- rs1 << uimm4  | do left logical shift rs1 value with width uimm4, and store to rd     |
| LSRI rd, rs1, uimm4  | 00110011 | rd <- rs1 >> uimm4  | do rigth logical shift rs1 value with width uimm4, and store to rd    |
| ASRI rd, rs1, uimm4  | 00111011 | rd <- rs1 >>> uimm4 | do right arithmetic shift rs1 value with width uimm4, and store to rd |

#### 2.2 Conditional Branches

| 23          | 16 15  | 12 11 | 8 7         | 6 5 0                 |
|-------------|--------|-------|-------------|-----------------------|
| simm10[7:0] | rs1    | rs2   | simm10[9:8] | opcode                |
| 8           | 4      | 4     | 2           | 6                     |
| simm10[7:0] | m src1 | src2  | simm10[9:8] | $_{ m BEQ}$           |
| simm10[7:0] | m src1 | src2  | simm10[9:8] | BNE                   |
| simm10[7:0] | m src1 | src2  | simm10[9:8] | $\operatorname{BLT}$  |
| simm10[7:0] | m src1 | src2  | simm10[9:8] | $\operatorname{BLTU}$ |
| simm10[7:0] | m src1 | src2  | simm10[9:8] | $\operatorname{BLE}$  |
| simm10[7:0] | src1   | src2  | simm10[9:8] | BLEU                  |

| Instruction              | Opcode | Description                                          |
|--------------------------|--------|------------------------------------------------------|
| BEQ rs1, rs2, simm10     | 001111 | if rs1 value is equal to rs2 value,                  |
| BEQ 181, 182, SIMILIO    | 001111 | jump to PC + simm10                                  |
| BNE rs1, rs2, simm10     | 101111 | if rs1 value is not equal to rs2 value,              |
| DIVE 181, 182, SIMMITO   | 101111 | jump to $PC + simm10$                                |
| BLT rs1, rs2, simm10     | 110111 | if rs1 signed value is less than rs2 one,            |
| DL1 1S1, 1S2, SIIIIII10  |        | jump to $PC + simm10$                                |
| BLTU rs1, rs2, simm10    | 010111 | if rs1 unsigned value is less than rs2 one,          |
| DET C 181, 182, SIMMITO  | 010111 | jump to $PC + simm10$                                |
| BLE rs1, rs2, simm10     | 111111 | if rs1 signed value is equal or less than rs2 one,   |
| DLE 181, 182, SIIIIII10  | 111111 | jump to $PC + simm10$                                |
| BLEU rs1, rs2, simm10    | 011111 | if rs1 unsigned value is equal or less than rs2 one, |
| DLEO 181, 182, SIIIIIIII | 011111 | jump to PC + simm10                                  |

#### 2.3 Load and Store Instructions

| 2 | 3 16        | 3 15 12              | 2 11 | 8 7         | 6 5         | 0 |
|---|-------------|----------------------|------|-------------|-------------|---|
|   | simm10[7:0] | rs                   | rd   | simm10[9:8] | opcode      |   |
|   | 8           | 4                    | 4    | 2           | 6           |   |
|   | simm10[7:0] | $\operatorname{src}$ | dest | simm10[9:8] | LW          |   |
|   | simm10[7:0] | $\operatorname{src}$ | dest | simm10[9:8] | LB          |   |
|   | simm10[7:0] | $\operatorname{src}$ | dest | simm10[9:8] | $_{ m LBU}$ |   |

| 23 16       | 5 15 12               | 2 11                 | 8 7         | 6 5        | 0 |
|-------------|-----------------------|----------------------|-------------|------------|---|
| simm10[7:0] | rd                    | rs                   | simm10[9:8] | opcode     |   |
| 8           | 4                     | 4                    | 2           | 6          |   |
| simm10[7:0] | $\operatorname{dest}$ | $\operatorname{src}$ | simm10[9:8] | SW         |   |
| simm10[7:0] | $\operatorname{dest}$ | $\operatorname{src}$ | simm10[9:8] | $_{ m SB}$ |   |

| Instruction           | Opcode                                      | Formula                  | Description                                               |
|-----------------------|---------------------------------------------|--------------------------|-----------------------------------------------------------|
| LW rd, simm10(rs)     | 010101                                      | rd <- [rs + simm10]      | load word value with address rs value + simm10,           |
| 277 14, 511111110(15) | 010101                                      |                          | and store to rd                                           |
| I D nd simm 10(ns)    | 100101                                      | rd <- [rs + simm10]      | load byte value with address rs value $+ simm10$ ,        |
| LB rd, simm10(rs)     | 100101                                      | [ 10 <- [18 + SIIIII110] | and store sign extended one to rd                         |
| I DII nd girom 10(ng) | 000101                                      | nd < [na + aimmon 10]    | load byte value with address rs value + simm10,           |
| LDU rd, similitu(rs)  | LBU rd, simm10(rs) $000101$ rd <- [rs + sim | rd <- [rs + simm10]      | and store to rd without sign extension                    |
| CW:10(1)              | 001101                                      | [-1   -:10]              | load value from rs,                                       |
| SW rs, simm10(rd)     | 10(rd) 001101 $[rd + simm10] < -rs$         |                          | and store word value to address rs value $+ simm10$       |
| CD : 10/ 1)           | 110101                                      | [-1   -:10]              | load value from rs,                                       |
| SB rs, simm10(rd)     | 110101                                      | [rd + simm10] <- rs      | and store value $[7:0]$ to address rs value $+$ simm $10$ |

# 3 16-bit Length Instructions

# 3.1 Integer Computational Instructions

Integer Register-Register Instructions

| 15                   | 12 11                 | 8 7    | 0 |
|----------------------|-----------------------|--------|---|
| rs                   | rd                    | opcode |   |
| 4                    | 4                     | 8      |   |
| $\operatorname{src}$ | $\operatorname{dest}$ | MOV    |   |
| $\operatorname{src}$ | $\operatorname{dest}$ | ADD2   |   |
| $\operatorname{src}$ | $\operatorname{dest}$ | SUB2   |   |
| $\operatorname{src}$ | $\operatorname{dest}$ | AND2   |   |
| $\operatorname{src}$ | $\operatorname{dest}$ | XOR2   |   |
| $\operatorname{src}$ | $\operatorname{dest}$ | OR2    |   |
| $\operatorname{src}$ | $\operatorname{dest}$ | LSL2   |   |
| $\operatorname{src}$ | $\operatorname{dest}$ | LSR2   |   |
| $\operatorname{src}$ | dest                  | ASR2   |   |

| Instruction                           | Opcode   | Formula                | Description                                             |
|---------------------------------------|----------|------------------------|---------------------------------------------------------|
| MOV rd, rs                            | 11000000 | rd <- rs               | load rs value, and store to rd                          |
| ADD2 rd, rs                           | 10000000 | rd < -rd + rs          | add rs1 value to rd value,                              |
| ADDZ Id, IS                           | 1000000  | 1d <-1d   15           | and store to rd                                         |
| SUB2 rd, rs                           | 10001000 | rd <- rd - rs          | subtract rd value from rs value,                        |
| 50B2 1d, 15                           | 10001000 | 14 < 14 15             | and store to rd                                         |
| AND2 rd, rs                           | 10010000 | rd <- rd & rs          | do bit and between rd value and rs value,               |
| AND2 Id, IS 10010000 Id <- Id & IS    |          | 14 < 14 & 15           | and store to rd                                         |
| XOR2 rd, rs                           | 10011000 | $rd <- rd \hat{\ } rs$ | do bit xor between rd value and rs value,               |
| AOItz Id, Is                          |          |                        | and store to rd                                         |
| OR2 rd, rs   10100000   rd <- rd   rs |          | rd / rd   rc           | do bit or between rd value and rs value,                |
|                                       |          | 1d <- 1d   15          | and store to rd                                         |
| LSL2 rd, rs                           | 10101000 | rd <- rd << rs         | do left logical shift rd value with width rs value,     |
| LSL2 Id, IS                           | 10101000 | ra <- ra << rs         | and store to rd                                         |
| LSR2 rd, rs                           | 10110000 | rd <- rd >> rs         | do right logical shift rd value with width rs value,    |
| LD102 10, 18                          | 10110000 | 1u <- 1u >> 1s         | and store to rd                                         |
| ASR2 rd, rs                           | 10111000 | rd <- rd >>> rs        | do right arithmetic shift rd value with width rs value, |
| ASILZ IU, IS                          | 10111000 | 1u <- 1u >>> 1s        | and store to rd                                         |

#### Integer Register-Immediate Instructions

| 15         | 12 11                 | 8 7      | 6 5       | 0 |
|------------|-----------------------|----------|-----------|---|
| simm6[3:0] | rd                    | simm6[5: | 4] opcode |   |
| 4          | 4                     | 2        | 6         |   |
| simm6[3:0] | dest                  | simm6[5: | 4] ADDI2  |   |
| simm6[3:0] | dest                  | simm6[5: | 4] ANDI2  |   |
| simm6[3:0] | dest                  | simm6[5: | 4] LSI    |   |
| simm6[3:0] | $\operatorname{dest}$ | simm6[5: | 4] LUI    |   |

| 15     | 12 11 | 8                     | 7 0    |
|--------|-------|-----------------------|--------|
| uimm4[ | 3:0]  | $\operatorname{rd}$   | opcode |
| 4      |       | 4                     | 8      |
| uimm4  | [3:0] | dest                  | LSLI2  |
| uimm4  | [3:0] | $\operatorname{dest}$ | LSRI2  |
| uimm4  | [3:0] | $\operatorname{dest}$ | ASRI2  |

| Instruction         | Opcode           | Formula              | Description                                          |
|---------------------|------------------|----------------------|------------------------------------------------------|
| ADDI2 rd, simm6     | 000010           | rd < -rd + simm6     | add rd value to simm6,                               |
| ADDIZ Id, SIIIIIIO  |                  |                      | and store to rd                                      |
| ANDI2 rd, simm6     | 010010           | rd <- rd & simm6     | do bit and between rd value and simm6,               |
| ANDIZ Id, SIIIIIIO  |                  |                      | and store to rd                                      |
| LSI rd, simm6       | 110100           | rd <- simm6          | load simm6, and store to rd                          |
| LUI rd, simm6       | 000100           | rd <- (simm6 <<10)   | load simm6 with left logical shift with width 10,    |
| LOI 10, SIIIIII0    |                  |                      | and store to rd                                      |
| LSLI2 rd, uimm4     | 00101010         | rd <- rd << uimm4    | do left logical shift rd value with width uimm4,     |
| LSL12 1d, ullilli14 |                  |                      | and store to rd                                      |
| I CDI2 nd winers 4  | , uimm4 00110010 | rd <- rd >> uimm4    | do right logical shift rd value with width uimm4,    |
| LSRI2 rd, uimm4     |                  |                      | and store to rd                                      |
| ACDIO ndiroro 4     | 00111010         | nd < nd > > wimana 1 | do rigth arithmetic shift rd value with width uimm4, |
| ASRI2 rd, uimm4     |                  | rd <- rd >>> uimm4   | and store to rd                                      |

#### 3.2 Unconditional Jumps



| 15           | 5 4    | 0 |
|--------------|--------|---|
| simm11[10:0] | opcode |   |
| 11           | 5      |   |
| simm11[10:0] | JS     |   |
| simm11[10:0] | JSAL   |   |

| Instruction | struction Opcode Formula |                                 | Description                                                                 |  |
|-------------|--------------------------|---------------------------------|-----------------------------------------------------------------------------|--|
| JALR rs     | 00010110                 | ra <- PC + 2, PC <- rs          | jump to rs value,<br>and store $PC + 2$ to return address register ra       |  |
| JR rs       | 00000110                 | PC <- rs                        | jump to rs value                                                            |  |
| JS simm11   | 01110                    | PC <- PC + simm11               | jump to PC + simm11                                                         |  |
| JSAL simm11 | 11110                    | ra <- PC + 2, PC <- PC + simm11 | jump to $PC + simm11$ ,<br>and store $PC + 2$ to return address register ra |  |

#### 3.3 Load and Store Instructions



| 15         | 12 11 | 8                    | 7          | 6 5    | 0 |
|------------|-------|----------------------|------------|--------|---|
| uimm7[4:1] |       | rs                   | uimm7[6:5] | opcode |   |
| 11         |       | 5                    |            |        | _ |
| uimm7[4:1] |       | $\operatorname{src}$ | uimm7[6:5] | SWSP   |   |

| Instruction        | Opcode                                          | Formula            | Description                                                                        |
|--------------------|-------------------------------------------------|--------------------|------------------------------------------------------------------------------------|
| LWSP rd, uimm7(sp) | 010100                                          | rd <- [sp + uimm7] | load word value with address stack pointer register value + uimm7, and store to rd |
| SWSP rs, uimm7(sp) | $r_0$ )   $r_0$   $r_0$   $r_0$   $r_0$   $r_0$ |                    | store rs value to uimm8 with<br>address stack pointer register value + uimm7       |

### 4 Instructions List