# **EEE 525**

## Lab 4

Name: Vishal Srivastava ID No.:1209824652

1. Snapshot of the layout for 16×1 column group.



2. DRC and LVS clean snapshots for the 16×1 column group.

## DRC



LVS



3. Concisely explain the decoder design, justifying your design decisions.

The 4x16 Decoder is based on one 3x18 decoder with de-multiplexed outputs for word0-word7 and word8-word15 with up and down logic. The up and down logic is based on the en and A3 which is the MSB of the input bus.

Down=(~A3) \* en

These up and down direct the output of 3x8 decoder to either lower word0-word7 or word8-word15.

4. Truth table for your decoder.

| E<br>n | A<br>3 | A<br>2 | A<br>1 | A<br>0 | U | Do<br>wn | Wor<br>d <sub>0</sub> | Wor<br>d <sub>1</sub> | Wor<br>d <sub>2</sub> | Wor<br>d₃ | Wor<br>d <sub>4</sub> | Wor<br>d₅ | Wor<br>d <sub>6</sub> | Wor<br>d <sub>7</sub> | Wor<br>d <sub>8</sub> | Wor<br>d <sub>9</sub> | Wor<br>d <sub>10</sub> | Wor<br>d <sub>11</sub> | Wor<br>d <sub>12</sub> | Wor<br>d <sub>13</sub> | Wor<br>d <sub>14</sub> | Wor<br>d <sub>15</sub> |
|--------|--------|--------|--------|--------|---|----------|-----------------------|-----------------------|-----------------------|-----------|-----------------------|-----------|-----------------------|-----------------------|-----------------------|-----------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|
| 0      | Х      | Х      | Х      | Х      | 0 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 0      | 0      | 0      | 0      | 0 | 1        | 1                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 0      | 0      | 0      | 1      | 0 | 1        | 0                     | 1                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 0      | 0      | 1      | 0      | 0 | 1        | 0                     | 0                     | 1                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 0      | 0      | 1      | 1      | 0 | 1        | 0                     | 0                     | 0                     | 1         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 0      | 1      | 0      | 0      | 0 | 1        | 0                     | 0                     | 0                     | 0         | 1                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 0      | 1      | 0      | 1      | 0 | 1        | 0                     | 0                     | 0                     | 0         | 0                     | 1         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 0      | 1      | 1      | 0      | 0 | 1        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 1                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 0      | 1      | 1      | 1      | 0 | 1        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 1                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 1      | 0      | 0      | 0      | 1 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 1                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 1      | 0      | 0      | 1      | 1 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 1                     | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 1      | 0      | 1      | 0      | 1 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 1                      | 0                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 1      | 0      | 1      | 1      | 1 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 1                      | 0                      | 0                      | 0                      | 0                      |
| 1      | 1      | 1      | 0      | 0      | 1 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 1                      | 0                      | 0                      | 0                      |
| 1      | 1      | 1      | 0      | 1      | 1 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 1                      | 0                      | 0                      |
| 1      | 1      | 1      | 1      | 0      | 1 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 1                      | 0                      |
| 1      | 1      | 1      | 1      | 1      | 1 | 0        | 0                     | 0                     | 0                     | 0         | 0                     | 0         | 0                     | 0                     | 0                     | 0                     | 0                      | 0                      | 0                      | 0                      | 0                      | 1                      |

5. Snapshots of the schematic (use white background and visible sizing). Schematic:

## Register File



## Decoder4x16



Nand 3x1



## Nand2x1



Invx3



#### Invx7



#### Invx8



## Nand2x5



6. Snapshots of the decoder layout.



# 7. Waveforms showing full functionality of your decoder (from post-layout simulations).



8. DRC and LVS clean snapshots for your decoder.

## DRC:



LVS:



9. DRC and LVS clean snapshots for your final layout (16×16 RF cell with decoder). DRC:



#### LVS:



10. Waveforms proving the functionality (simultaneous read and write in single cycle). It is your responsibility to prove the functionality, so ensure that you capture all the required conditions to prove that your design is working.



11. Describe and report the fastest corner cases (one or multiple) and the slowest corner cases (one or multiple) that should be considered for the RF array design.

As the reads will be the slower ones so,

**Timing Table** 

| Wors                                     | t Case     | Best Case                              |            |  |  |  |  |
|------------------------------------------|------------|----------------------------------------|------------|--|--|--|--|
| T <sub>re-&gt;dataout15</sub> at rwl<7>  | 117.301ps  | T <sub>re-&gt;dataout0</sub> at rwl<0> | 115.0449ps |  |  |  |  |
| T <sub>re-&gt;dataout15</sub> at rwl<15> | 117.4558ps | T <sub>re-&gt;dataout0</sub> at rwl<8> | 115.9834ps |  |  |  |  |
| T <sub>re-&gt;dataout7</sub> at rwl<7>   | 117.0567ps | T <sub>re-&gt;dataout8</sub> at rwl<0> | 115.0260ps |  |  |  |  |
| T <sub>re-&gt;dataout7</sub> at rwl<15>  | 117.1193ps | T <sub>re-&gt;dataout7</sub> at rwl<8> | 115.9678ps |  |  |  |  |

So, the worst case: 117.4558ps at  $T_{re->dataout15}$  at rwl<7> and the Best case: 115.0260ps at  $T_{re->dataout8}$  at rwl<0>

The worst cases are due to cells placed at extreme corners of the Register File whereas the best cases are due to cells placed at interior where the decoder is placed. The delay is due to RC delay introduced due to interconnect wire. So, the delay in direct proportional to the distance from the decoder.

- 12. Waveforms showing RE to output and WE to bit cell change delays for all corner cases.
- 13. Waveforms showing RWL (read word line) to output and WWL (write word line) to bit cell change delay for all corner cases.

Common Answer for Q12-Q13

Worst Case: Tre->dataout15 at rwl<7>



14. Report the area and maximum operating frequency for your design, based on post-layout extracted simulation.

Area:  $5.5065 \times 8.491 = 46.75 \text{nm}^2$ 

Max Operating Frequency: 4.23GHz

15. Directory path to your final design library (do not modify the files here after the deadline, the timestamps could be checked during the demo).

Path: afs/asu.edu/users/v/s/r/vsriva10/asap7\_rundir/RF\_Lab4/Register\_File\_new