## Experiment-8

AIM - While a program to arrange a number in ascending order using 8085 & verify

## ALGORITHMY THEORY -

- 1) Counter I and counter I bonded with counters and memory points initialized
- (2) The number banded into accumulator
  - compare accumulator and memory pointer
  - If covery is set, then go to step 7
  - The contents are interchanged.
  - Memory pointer incremented to point next memory Location Counter 2 decremented
  - (7)
  - go to step 2 If counter 2 is not zono, (8)
  - counter 1 decremented (9)
  - go to step 1. If counter 1 is not zero, (10)

4-14

H AJAG

Terminale.

FLOWERART: (tart) Initialize counter! Initialise memory points initialise counter 2 get the number into accumulator No acc. > memory Yes Interchange the Decrement sourcement memory source to point next memory vocations counter2=0? No yes Surement Counter 1 No counter = U? 40 End

code:

HORG 2000H

LDA FIOO

DCR A

MOV CLA

MUV B,C

LXI HIFDOO

up MOV AIM

INX H

CMP M

Jc donen

MOV PIM

MOV MA

DCX H

mor MID

INX H

down: DLR B

JNZ up

DUR C

JNZ 2005

RST 1

#ORG FLOOM

# 013 04

HORG FRONH

# DD DD, CC, BB, AA //Store nos.

Il word count from Floo to acc.

11 Decrement A ky 1

11 A → C

11 B → C

11 HL = F200

// [HL] ⇒ A

1HLH->HL

Il compare neg M to A

11 & ACM jump conditions is the

1/ M=> D

11 A =>M

1/ HL-1 => HL

11 DEM

11HL H > HL

11 decrement B by 1

11 decre Jump until B=00

11 decrement cky 1

11 Jump until C=00

11 geminate

11 store counter at the address

11 store counter

1/store nos. at the address

Jupità 100-04H, F200-DDH, F201-CCH, F202-BBH, F203-AAH

Output: F200-AAN, F201-BBH, F202-CCH, F203-DDH



## Experiment -8

AIM: White a program to find GCO of two numbers using 8085 2 verify.

## ALGORITHM/ THEORY:

- 1) The numbers loaded in accumulator and right
- D keg & compared with A.
- (3) If zero plang is set, go to step 11
- (4) If covery flag is neset, go to step 6
- B) Smap the contents of A and B
  - 6) Subtract A andB
  - Decompared B with A
- 1 If zuro plag is set, go to step 10
- 9 Jump to step 4
- (10) Move content of B into A
- (1) Store content of A in an address
- 1 Stop

FLOWHART:



In the boses of the

code:

#ORG 2000H

MV1 A,09

MVI B,07

crup B

JZ down

JNC shift

MOV GA

MOV AIB

MOV B, C

shift: SUB B

cmp B

JZ mour

JM 2008

move: MOVA, B

doven: STA F200

RST 1

11 hard first no in rugh

Il hoard second no in neglis

11 compare B to A

11 June 'y A = B

11 True if A >B

11 A → C

∥ A← B

11 C = B

// A-B ⇒A

11 Compare B to A

11 True if A=B

// Jump until A=B.

11 B⇒A

11A=> [address]

1/ Termimate

Input: A-09H, B-07H

Output: A-01H, F200-01H.



| Registers                                                                   |                               |          |       |      |      |      |                       |           |                   |  |
|-----------------------------------------------------------------------------|-------------------------------|----------|-------|------|------|------|-----------------------|-----------|-------------------|--|
| Regi                                                                        | Register                      |          | Value |      | 6    | 5 4  | 3                     | 2 1       | 0                 |  |
| Accumulator                                                                 | 0                             | 0        | 01    |      | 0    | 0 0  | 0                     | 0 0       | 1                 |  |
| Register B                                                                  |                               | 01       |       | 0    | 0    | 0 0  | 0                     | 0 0       | 1                 |  |
| Register C                                                                  |                               | 01       |       | 0    | 0    | 0 0  | 0                     | 0 0       | 1                 |  |
| Register D                                                                  |                               | 00       |       | 0    | 0    | 0 0  | 0                     | 0 0       | 0                 |  |
| Register E                                                                  |                               | 00       |       | 0    | 0    | 0 0  | 0                     | 0 0       | 0                 |  |
| Register H                                                                  |                               | 00       |       | 0    | 0    | 0 0  | 0                     | 0 0       | 0                 |  |
| Register L                                                                  | ster L                        |          | 00    |      | 0    | 0 0  | 0                     | 0 0       | 0                 |  |
| Memory(M)                                                                   |                               | 00       |       | 0    | 0    | 0 0  | 0                     | 0 0       | 0                 |  |
| Resi                                                                        | ster                          | - V      | alue  | S    | Z    | * A  | c *                   | р .       | CY                |  |
| lag Resister                                                                |                               | 54       |       | 0    | 1    | 0 1  | 0                     | 1 0       | 1,550             |  |
| Memory Poir<br>Program Sta<br>Program Cou<br>Clock Cycle (<br>Instruction ( | tus Wor<br>inter(PC<br>ounter | d(PSW)   |       |      |      | 0    | 154<br>009<br>14<br>8 |           |                   |  |
| SOD SID                                                                     |                               | INTR TRA |       | RAP  | R7.5 |      | R6.5                  | 1         | R5.5              |  |
| 8                                                                           | 0                             | 0 0      |       |      |      | 0    | 0 0                   |           |                   |  |
| For SIM instruction                                                         |                               | SOD      | SDE   | *    | R7.5 | MSE  | M7.5                  | M6.5      | M5.5              |  |
|                                                                             |                               | 0        | 0     | 0    | 0    | 0    | 0                     | 0         | 0                 |  |
|                                                                             |                               | SID      | 17.5  | 16.5 | 15.5 | IE   | M7.5                  | M6.5      | M5.5              |  |
| For RIM instr                                                               | uction                        |          | 11.00 | 10.0 | 10.0 | 1000 | 100,000               | Microsoft | DATE OF THE PARTY |  |
| For RIM instr                                                               | uction                        | 0        | 0     | 0    | 0    | 0    | 0                     | 0         | 0                 |  |
| For RIM instr                                                               |                               | 1.000    | 0     | 0    | 0    | 0    | 0                     | 0         | 0                 |  |