1. [40 points] Each of the tables below shows a sequence of memory operations affecting a single cache block, where "Rx" means a read from processor x, and "Wx" means a write from processor x. There are three caches in the system: C0, C1, C2. Record the state of the block in all caches after the processor's request is completed. A state of "-" means that the block is not in the cache. (This is only used in the Dragon protocol; other protocols use "I" to indicate both invalidated as well as not present.)

Each table specifies the **coherence protocol** to be used. For each table, use the following latencies for different types of transaction. Assume an <u>atomic bus</u>, in which only one transaction is active at a time, and each transaction completes before the next one begins. <u>Even cache hits will be handled sequentially</u> this problem. Add up the total latency for the sequence in each table.

| Action                                            | Latency (cycles) |
|---------------------------------------------------|------------------|
| Cache hit                                         | 0                |
| Bus action with no data                           | 20               |
| Bus action with one word of data                  | 20               |
| Bus action with block transfer from another cache | 50               |
| Bus action with block transfer from memory        | 100              |

For a bus transaction that requires both a request and a response, specify both (e.g., BusRd + MemData). If there is no bus transaction, write None. Use cache-to-cache transfers if protocol allows.

Bus requests: BusRd, BusRdX, BusUpgr, BusUpd, BusWr (for write-through)

Bus responses: Flush, FlushOpt, MemData

## **MESI Protocol**

| Operation | C0 state | C1 state | C2 state | Bus Transaction | Latency |
|-----------|----------|----------|----------|-----------------|---------|
| -         | I        | I        | I        | -               | -       |
| R1        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| W2        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W0        |          |          |          |                 |         |
| W2        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
|           | •        |          |          | Total Latency   |         |

2

# Write-through protocol

| Operation | C0 state | C1 state | C2 state | Bus Transaction | Latency |
|-----------|----------|----------|----------|-----------------|---------|
| -         | I        | I        | I        | -               | -       |
| R1        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| W2        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W0        |          |          |          |                 |         |
| W2        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
|           |          |          |          | Total Latency   |         |

## **Dragon protocol**

| Operation | C0 state | C1 state | C2 state | Bus Transaction | Latency |
|-----------|----------|----------|----------|-----------------|---------|
| -         | -        | -        | -        | -               | -       |
| R1        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| W2        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W0        |          |          |          |                 |         |
| W2        |          |          |          |                 |         |
| R2        |          |          |          |                 |         |
| W1        |          |          |          |                 |         |
| R0        |          |          |          |                 |         |
|           |          |          |          | Total Latency   |         |

2. [35 points] Given a single variable used to implement a mutual exclusion lock, compare the bus traffic required for a TT&S lock and an LL/SC lock in a four-processor system. (A value of 0 means that the lock is available, and 1 means the lock is taken.)

For each action in the sequence below, write the bus transaction required (BusRd, BusRdX, BusUpgr, or None -- just the request, not the response), and the state of the block in each cache. The MESI protocol is used for coherence.

### TT&S lock

| Action                               | C0 state | C1 state   | C2 state      | C3 state    | <b>Bus Transaction</b> |
|--------------------------------------|----------|------------|---------------|-------------|------------------------|
| Initially, P0 holds the lock         | M        | I          | I             | I           | -                      |
| P1 reads the lock                    |          |            |               |             |                        |
| P2 reads the lock                    |          |            |               |             |                        |
| P3 reads the lock                    |          |            |               |             |                        |
| P0 releases the lock                 |          |            |               |             |                        |
| P3 reads the lock                    |          |            |               |             |                        |
| P3 acquires the lock                 |          |            |               |             |                        |
| P3 releases the lock                 |          |            |               |             |                        |
| P2 reads the lock                    |          |            |               |             |                        |
| P1 reads the lock                    |          |            |               |             |                        |
| P0 reads the lock                    |          |            |               |             |                        |
| P0 acquires the lock                 |          |            |               |             |                        |
| P1 tries to acquire the lock (fails) |          |            |               |             |                        |
| P2 tries to acquire the lock (fails) |          |            |               |             |                        |
| P3 reads the lock                    |          |            |               |             |                        |
| P0 releases the lock                 |          |            |               |             |                        |
| P1 reads the lock                    |          |            |               |             |                        |
| P3 reads the lock                    |          |            |               |             |                        |
| P1 acquires the lock                 |          |            |               |             |                        |
| P3 tries to acquire the lock (fails) |          |            |               |             |                        |
|                                      |          | Total numb | per of bus tr | ransactions |                        |

## LL/SC lock

| Action                               | C0 state | C1 state   | C2 state     | C3 state   | <b>Bus Transaction</b> |
|--------------------------------------|----------|------------|--------------|------------|------------------------|
| Initially, P0 holds the lock         | M        | I          | I            | I          | -                      |
| P1 reads the lock                    |          |            |              |            |                        |
| P2 reads the lock                    |          |            |              |            |                        |
| P3 reads the lock                    |          |            |              |            |                        |
| P0 releases the lock                 |          |            |              |            |                        |
| P3 reads the lock                    |          |            |              |            |                        |
| P3 acquires the lock                 |          |            |              |            |                        |
| P3 releases the lock                 |          |            |              |            |                        |
| P2 reads the lock                    |          |            |              |            |                        |
| P1 reads the lock                    |          |            |              |            |                        |
| P0 reads the lock                    |          |            |              |            |                        |
| P0 acquires the lock                 |          |            |              |            |                        |
| P1 tries to acquire the lock (fails) |          |            |              |            |                        |
| P2 tries to acquire the lock (fails) |          |            |              |            |                        |
| P3 reads the lock                    |          |            |              |            |                        |
| P0 releases the lock                 |          |            |              |            |                        |
| P1 reads the lock                    |          |            |              |            |                        |
| P3 reads the lock                    |          |            |              |            |                        |
| P1 acquires the lock                 |          |            |              |            |                        |
| P3 tries to acquire the lock (fails) |          |            |              |            |                        |
|                                      |          | Total numb | er of bus tr | ansactions |                        |

6

3. [15 points] For the code example below, all variables are shared and **all values are initially zero**. The outcome is the value stored in each variable *after all of the code has completed execution*. For each possible outcome listed in the table, indicate whether that outcome is legal under sequential consistency. If legal, list an order of operations that produce the outcome. (There may be more than one such order -- just list one.)

Note: SC specifies that memory operations occur in program order, but that does not mean all of the memory ops in a statement are atomic. When there's more than one operation in a statement use a format like S1.Ra or S2.Wc to indicate a read or write to a specific variable.

```
Thread 0:

S1: a = 1;
S2: c = d + b;

S3: if (a > 0) {
S4: d = 4;
}
S5: b = a + 1;
```

| Outcome |   |   |   | Legal under | If local provide a possible ordering of energious    |  |  |
|---------|---|---|---|-------------|------------------------------------------------------|--|--|
| a       | b | υ | d | SC?         | If legal, provide a possible ordering of operations. |  |  |
| 1       | 2 | 6 | 4 |             |                                                      |  |  |
| 1       | 2 | 0 | 0 |             |                                                      |  |  |
| 1       | 2 | 0 | 4 |             |                                                      |  |  |
| 1       | 1 | 5 | 4 |             |                                                      |  |  |
| 1       | 2 | 4 | 4 |             |                                                      |  |  |
| 1       | 1 | 1 | 0 |             |                                                      |  |  |

4. [10 points] Use LL/SC instructions to construct an atomic compare and swap instruction "CAS R1, R2, L" which tests whether data in memory location L is equal to that in R1. If they are equal, write the value in R2 to L, and copy R1 to R2. Otherwise, nothing is done and CAS returns.

NOTE: This is not the same as acquiring a lock; if the CAS does not succeed, do not re-execute it.

For example, if initially R1=5, R2=10, L=5, after CAS we have R1=5, R2=5, and L=10. If initially R1=7, R2=10, L=5, nothing changes after CAS.

Show your answer in assembly code, and annotate what each instruction does. (The format of the assembly code is not critical; use the code shown in the text as a pattern, but as long as you comment each line and the code is reasonable, it will be fine.) Keep as few instructions between LL and SC as possible.