## INVESTIGATIONS OF VECTORIZATION IN ATLAS

Joe Boudreau (University of Pittsburgh) Roberto A.Vitillo (LBNL)

February 2013, Concurrency WS, Chicago

#### EXPLOITING SIMD

- Single Instruction, Multiple Data:
  - processor throughput is increased by handling multiple data in parallel (MMX, SSE, AVX, ...)
  - vector of data is packed in one large register and handled in one operation
  - exploiting SIMD is fundamental for accelerators, e.g. Xeon PHI (see Backup)
- Approaches:
  - I. hand-tuning numerical hotspots
  - 2. vectorized linear algebra libraries



blogs.intel.com

- 3. autovectorization (see Backup and Danilo Piparo's talk)
- 4. language extensions for vectorization (see Backup)

#### EXPLOITING SIMD

#### ATLAS USE CASES

- Linear algebra operations
  - rectangular matrices (e.g. 2x5, 3x5, 3x6, ...) for error propagation
  - ▶ small square matrices (e.g. 3x3, 4x4, 5x5, ...) for transforms
  - ▶ separate use of matrices up to ~25x25 in a few places
- Hot loops that invoke transcendental functions
- · Other numerical hotspots identified by profilers, e.g. GOoDA

# HAND TUNING NUMERICAL HOTSPOTS

#### HANDTUNING

- GOoDA report of an high pile-up job http://annwm.lbl.gov/~vitillo/visualizer/#report=reports/ pileup
- Most cycles spent in RungeKuttaPropagator::rungeKuttaStep
- Most nested loop accounts for ~50% of its cycles
  - contains lots of floating point operations
- Good candidate for vectorization
  - autovectorization fails

```
for(int i=0; i<42; i+=7) {</pre>
                = \&P[i];
    double* dR
    double* dA
                = &P[i+3];
    double dA0
                = H0[2]*dA[1]-H0[1]*dA[2];
    double dB0
                = H0[0]*dA[2]-H0[2]*dA[0];
    double dC0 = H0[1]*dA[0]-H0[0]*dA[1];
    if(i==35) \{dA0+=A0; dB0+=B0; dC0+=C0;\}
    double dA2
                = dA0+dA[0];
                = dB0+dA[1];
    double dB2
                = dC0+dA[2];
    double dC2
    double dA3
                = dA[0]+dB2*H1[2]-dC2*H1[1];
    double dB3
               = dA[1]+dC2*H1[0]-dA2*H1[2];
    double dC3 = dA[2]+dA2*H1[1]-dB2*H1[0];
    if(i==35) {dA3+=A3-A00; dB3+=B3-A11; dC3+=C3-A22;}
    double dA4 = dA[0]+dB3*H1[2]-dC3*H1[1];
                = dA[1]+dC3*H1[0]-dA3*H1[2];
    double dB4
               = dA[2]+dA3*H1[1]-dB3*H1[0];
    double dC4
    if(i==35) {dA4+=A4-A00; dB4+=B4-A11; dC4+=C4-A22;}
                = dA4+dA4-dA[0];
    double dA5
                = dB4+dB4-dA[1];
    double dB5
    double dC5
                = dC4+dC4-dA[2];
    double dA6
                = dB5*H2[2]-dC5*H2[1];
    double dB6
                = dC5*H2[0]-dA5*H2[2];
    double dC6
               = dA5*H2[1]-dB5*H2[0];
    if(i==35) \{dA6+=A6; dB6+=B6; dC6+=C6;\}
    dR[0] += (dA2+dA3+dA4)*S3; dA[0] = (dA0+dA3+dA3+dA5+dA6)*.33333333;
    dR[1] += (dB2+dB3+dB4)*S3; dA[1] = (dB0+dB3+dB5+dB6)*.33333333;
    dR[2] += (dC2+dC3+dC4)*S3; dA[2] = (dC0+dC3+dC5+dC6)*.333333333;
```

#### HANDTUNING

- Tested on a Sandy Bridge-EP CPU
- SSE version with single precision intrinsics is 2.4x faster
- AVX version with double precision intrinsics is 1.5x faster
  - slower than SSE in this particular example because of costly cross lane permutations
  - not as mature as SSE
  - ► AVX2 (Haswell) will change that



#### HANDTUNING

- Hand-vectorizing may be suitable when maximum speed-up is required and/or other approaches fail
- Using compiler intrinsics or inline assembly is not ideal
- Options:
  - ► C++ Vector Class Library

    <a href="http://www.agner.org/optimize/vectorclass.zip">http://www.agner.org/optimize/vectorclass.zip</a>
  - VC Library http://code.compeng.uni-frankfurt.de/projects/vc

## C++ VECTOR CLASS LIBRARY

- Exposes fixed-size vectors and operations for single and double precision floating point numbers
  - ▶ total vector size: 128 or 256 bits

```
float a[8], b[8], c[8];
Vec8f avec, bvec, cvec;

avec.load(a);
bvec.load(b);

avec = bvec + cvec * 1.5f;

cvec.store(c);
```

- Implements vectors with SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, AVX, AVX2, XOP, FMA3, FMA4.
  - implementation is chosen at compile-time
  - header only library
- Can use AMD's libm or Intel's SVML to implement transcendental functions

#### VC LIBRARY

- Implements vector classes that abstract the SIMD registers
  - vector register size is not directly exposed
  - memory abstraction allows to handle uniformly arrays of any size
  - masked ops syntax
- Transcendental functions are implemented within the library
- Vectors implemented with SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, AVX
- Implementation is chosen at compile-time

```
void testVc(){
    Vc::Memory<double_v, SIZE> x;
    Vc::Memory<double_v, SIZE> y;

    for(int i = 0; i < x.vectorsCount(); i++){
        y.vector(i) = cos(x.vector(i) * 3);
    }
}</pre>
```

#### TRANSCENDENTAL FUNCTIONS

#### VECTOR PERFORMANCE

| Accuracy      |                |               |                  |           |
|---------------|----------------|---------------|------------------|-----------|
| GLIBC<br>2.17 | SVML<br>11.0.1 | AMD<br>LibM 3 | VC 0.6.7-<br>dev | VDT 0.2.3 |
| 2 ulp         | 2-4 ulp        | l ulp         | 1160 ulp         | 2 ulp     |

- Test performed applying cos() on an array of 100 doubles
- GLIBC
  - repeatedly calls scalar function on vector
- AMD LibM
  - supports only SSE2 for non-AMD processors
- VDT
  - accuracy comparable to SVML, see: <a href="http://">http://</a> <a href="mailto:indico.cern.ch/contributionDisplay.py?">indico.cern.ch/contributionDisplay.py?</a> <a href="mailto:contribld=48sessionId=98confld=202688">contribld=48sessionId=98confld=202688</a>



## APPROACH 2 LINEAR ALGEBRA LIBRARIES

## CLHEP CRITIQUE & ANALYSIS



#### CLHEP

#### HERE IS WHAT WE NEED TO OPTIMIZE

- Matrix is the class where a large amount of CPU is going and which needs to be optimized and vectorized
- Note: Vector and Geometry are exposed in very many places to end-users.
   Matrix which implements linear algebra, is used to perform specialized calculations and eventual replacements can be considered even if they do not "drop-in"...





- A close look at CLHEP reveals that the focus falls on very few subpackages: Matrix, Geometry, Vector
- While stability is a good thing, we can retool before Phase 0 and we should take the opportunity to rationalize several aspects of CLHEP
- Simple changes (inlining) to Vector and Geometry packages will improve the CPU
- Further changes (homogenous transformations) to the implementation will bring additional CPU performance and vectorizability
- Need to bring the editors and maintainers together again

### SMATRIX

- Is a ROOT C++ package for high performance vector and matrix computations
- Provides generic Matrix and Vector classes of arbitrary dimensions and type
- Classes are templated on the dimension and on the scalar type
  - header only library
  - exploits expression templates which allow to remove temporaries and enable lazy evaluation
- It's not a complete linear algebra package unlike Intel MKL or Eigen3
- Not vectorized yet but could support horizontal vectorization

### EIGEN 3

- C++ template library for linear algebra
- Matrices, vectors, numerical solvers and related algorithms
- Different codepaths for big matrices (dim > 8) and small matrices
  - only dim4 and dim8 are vectorized
- Supports SIMD
- Supports expression templates

```
#include <iostream>
#include <Eigen/Dense>

using namespace Eigen;
using namespace std;

int main()
{
    Matrix3d m = Matrix3d::Random();
    m = (m + Matrix3d::Constant(1.2)) * 50;
    cout << "m =" << endl << m << endl;
    Vector3d v(1,2,3);
    cout << "m * v =" << endl << m * v << endl;
}</pre>
```

### INTEL MKL

- BLAS: Basic Linear Algebra Subroutine
  - is a de facto API standard for basic linear algebra operations such as vector and matrix multiplication, e.g. for general matrix multiply:
    - DGEMM(TRANSA, TRANSB, M, N, K, ALPHA, A, LDA, B, LDB, BETA, C, LDC)
    - $-C = \alpha AB + \beta C$
- LAPACK: Linear Algebra PACKage
- MKL provides a vectorized BLAS and LAPACK implementation
- MKL supports C and Fortran

- Showcasing vertical vectorization
- Simplest possible example: 4x4 double precision matrix multiplication
  - matrix fits in two cache lines
  - AVX supports vectors of 4 doubles
- OptimizedMult vectorized without horizontal sums
- Speedup of 3 vs nonvectorized BasicMult

#### BasicMult

#### OptimizedMult

```
for(int i = 0; i < 16; i+=4){
    Vec4d r1 = Vec4d(x[i]) * Vec4d(y);

    for(int j = 1; j < 4; j++){
        r1 += Vec4d(x[i+j]) * Vec4d(&y[j*4]);
    }

    r1.store(&z[i]);
}</pre>
```

#### SQUARE MATRICES

- Eigen3 doesn't support yet AVX
- CLHEP provides a generic interface for any-dimension matrix
- MKL is optimized for large matrices and BLAS operations:  $C = \alpha AB + \beta C$
- SMatrix operations are not vectorized
- Benefits of template expressions are not shown in this simple example
- OptMult represents the maximum speedup that can be achieved



#### RECTANGULAR MATRICES

- Evaluating  $A_{5\times 3} \times B_{3\times 5}$
- None of the libraries is using vectorized code!
  - vectorization is not trivial in this case
  - alternative: horizontal
     vectorization (see
     Lorenzo Moneta's talk)



#### **EXPRESSION TEMPLATES**

- Evaluating  $C_{5\times5} = \alpha A_{5\times3} B_{3\times5} + \beta C_{5\times5}$
- MKL is still evaluating the same expression as before



### CONCLUSIONS

- Use autovectorization when applicable
  - generally you need to know what you are doing to get some speedup (see Backup)
- Use Vc to handtune numerical hotspots
  - patch submitted to enable SVML within Vc
  - DenMP4 (see Backup) may render this approach obsolete in a few years...
- Use Eigen3 for Matrix and Geometry
  - is a complete linear algebra library
  - significant speedups can be achieved through vectorization and template expressions
  - AVX support will come soon enough

## QUESTIONS?

## BACKUP

## WHAT ABOUTTHE XEON PHI?

- Xeon PHI is based on a modified Pentium processor
  - supports x87 instruction set
  - doesn't support MMX, SSE\* nor AVX
  - provides its own vector instruction set
  - ▶ 512 bit registers for SIMD operations



- but what is going to happen then with our branchy code?
- subject of another talk



## APPROACH 3 AUTOVECTORIZATION

#### LAR CALIBRATION CODE

#### WALTER LAMPL

- Input for test: Barrel-presampler calibration run
- According to VTune, the hottest hotspot in this job is the wave convolution method
  - called from inside a fit method (many million times)
- Autovectorizing the inner loop of the convolution
  - requires -fassociative-math, -fno-signed-zeros and -fno-trapping-math
  - ▶ CPU time 121 -> 76 seconds (~ 40% faster)
  - result is not identical; relative diff about Ie-7 (good enough for our purpose)

#### AUTOVECTORIZATION CAVEATS

```
void foo(double *a, double *b)
{
    for(int i = 0; i < SIZE; i++)
        {
            a[i] += b[i];
      }
}</pre>
```

what we would like:



1a8: vmovapd ymm0, YMMWORD PTR [rdi+rax\*1]
1ad: vaddpd ymm0, ymm0, YMMWORD PTR [rsi+rax\*1]
1b2: vmovapd YMMWORD PTR [rdi+rax\*1], ymm0
1b7: add rax, 0x20
1bb: cmp rax, 0xc3500
1c1: jne 1a8 <foo2+0x8>

- Alignment of arrays unknown to the compiler
- GCC has to check if the arrays overlap
- If they do, scalar addition is performed
  - otherwise loop is only partially vectorized

what we actually get:



```
0: lea
            rax, [rsi+0x20]
4: cmp
            rdi, rax
7: jb
            4b < f00 + 0 \times 4b >
9: xor
            eax,eax
            DWORD PTR [rax+rax*1+0x0]
b: nop
10: vmovupd xmm0,XMMWORD PTR [rsi+rax*1]
15: vmovupd xmm1,XMMWORD PTR [rdi+rax*1]
1a: vinsertf128 ymm0, ymm0, XMMWORD PTR [rsi+rax*1+0x10], 0x1
22: vinsertf128 ymm1, ymm1, XMMWORD PTR [rdi+rax*1+0x10], 0x1
2a: vaddpd ymm0,ymm1,ymm0
2e: vmovupd XMMWORD PTR [rdi+rax*1],xmm0
33: vextractf128 XMMWORD PTR [rdi+rax*1+0x10],ymm0,0x1
3b: add
            rax,0x20
3f: cmp
            rax, 0xc3500
45: jne
            10 < f00 + 0 \times 10 >
47: vzeroupper
4a: ret
4b: lea
            rax, [rdi+0x20]
4f: cmp
            rsi, rax
            9 < f00 + 0 \times 9 >
52: jae
54: xor
            eax,eax
            WORD PTR cs:[rax+rax*1+0x0]
56: nop
60: vmovsd xmm0,QWORD PTR [rdi+rax*1]
65: vaddsd xmm0,xmm0,QWORD PTR [rsi+rax*1]
6a: vmovsd QWORD PTR [rdi+rax*1],xmm0
6f: add
            rax, 0x8
73: cmp
            rax, 0xc3500
            60 < f00 + 0 \times 60 >
79: ine
```

#### AUTOVECTORIZATION CAVEATS

```
void foo(double * restrict a, double * restrict b)
{
   for(int i = 0; i < SIZE; i++)
        {
        a[i] += b[i];
   }
}</pre>
```



- GCC knows now that the arrays do not overlap but...
- · It doesn't know if the arrays are aligned
  - loop only partially vectorized

```
r9,rdi
r9d,0x1f
                 rbp,rsp
        push
                 r9,0x3
        push
                edx,r9d
                rsp,0xfffffffffffe0
                rsp,0x20
                edx,0x3
185 <foo1+0x105>
                eax.eax
        nop DWORD PTR [rax+0x0]
vmovsd xmm0,QWORD PTR [rdi+rax*8]
                r10d.eax
                r11d,[rax+0x1]
        vaddsd xmm0,xmm0,QWORD PTR [rsi+rax*8]
        vmovsd QWORD PTR [rdi+rax*8],xmm0
                rax.0x1
                edx,eax
b8 <foo1+0x38>
                r12d.0x186a0
                r12d,edx
                r8d,0x3
edx,r12d
                edx,0x2
                ebx,[rdx*4+0x0]
                ebx,ebx
140 <foo1+0xc0>
        je
shl
                r8,0x3
                eax,eax
                ecx,ecx
r9,[rdi+r8*1]
                DWORD PTR [rax+0x0]
        vmovupd xmm0,XMMWORD PTR [r8+rax*1]
        vinsertf128 ymm0,ymm0,XMMWORD PTR [r8+rax*1+0x10],0x1
        vaddpd ymm0,ymm0,YMMWORD PTR [r9+rax*1]
vmovapd YMMWORD PTR [r9+rax*1],ymm0
                rax,0x20
                ecx,edx
110 <foo1+0x90>
        cmp
jb
add
133:
                r11d,ebx
                r12d,ebx
179 <foo1+0xf9>
        movsxd r11,r11d
                r10d.0x1
                rdx,[r11*8+0x0]
                r11.r10
                rcx,[rdi+r11*8+0x8]
        xchq
                ax,ax
        vmovsd xmm0,QWORD PTR [rax]
        vaddsd xmm0,xmm0,QWORD PTR [rdx]
                rdx,0x8
        vmovsd QWORD PTR [rax],xmm0
                rax,0x8
                rax, rcx
                160 <foo1+0xe0>
179:
17d:
                rsp,[rbp-0x10]
                rbp
        vzeroupper
                r10d,0x186a0
                r11d, r11d
        data32 data32 data32 nop WORD PTR cs:[rax+rax*1+0x0]
```

#### AUTOVECTORIZATION CAVEATS

```
void foo(double * restrict a, double * restrict b)
{
   double *x = __builtin_assume_aligned(a, 16);
                                                                              vmovapd ymm0,YMMWORD PTR [rdi+rax*1]
                                                                       1a8:
   double *y = builtin assume aligned(b, 16);
                                                                              vaddpd ymm0,ymm0,YMMWORD PTR [rsi+rax*1]
                                                                       1ad:
                                                                              vmovapd YMMWORD PTR [rdi+rax*1],ymm0
                                                                       1b2:
   for(int i = 0; i < SIZE; i++)
                                                                                     rax,0x20
                                                                       1b7:
                                                                              add
                                                                                     rax, 0xc3500
                                                                       1bb:
                                                                              cmp
        x[i] += y[i];
                                                                                     1a8 < foo2 + 0 \times 8 >
                                                                       1c1:
                                                                              ine
```

- GCC finally generates optimal code
- Don't assume that the compiler generates always the most efficient vector code
- For ICC see: <a href="http://software.intel.com/sites/default/files/m/4/8/8/2/a/31848-CompilerAutovectorizationGuide.pdf">http://software.intel.com/sites/default/files/m/4/8/8/2/a/31848-CompilerAutovectorizationGuide.pdf</a>

## APPROACH 4 LANGUAGE EXTENSIONS

### CILK PLUS

```
z[i:n] = x[i:n]; // Copies x[i..i+n-1] to z[i..i+n-1]
z[i:n] = 2*x[i+1:n]; // Sets z[i..i+n-1] to twice the corresponding elements in x[i+1..i+n]
```

- Introduces
  - array notations, data parallelism for arrays or sections of arrays
  - SIMD pragma, specifies that a loop is to be vectorized
  - elemental functions, i.e. functions that can be vectorized when called from within an array notation or a #pragma simd loop
- Supported by recent ICC releases and gcc 4.8
- Offers other features not related to vectorization, see: <a href="http://software.intel.com/en-us/intel-cilk-plus">http://software.intel.com/en-us/intel-cilk-plus</a>

#### OPENMP 4

```
#pragma omp simd nomask
float sqdiff(float x1, float x2){
    return (x1 - x2) * (x1 - x2);
}

void euc_dist(){
...

#pragma omp parallel simd for
    for(int i = 0; i < N; i++){
        d[i] = sqrt(sqdiff(x1[i], x2[i]) + sqdiff(y1[i], y2[i]));
    }
}</pre>
```

- Based on the SIMD directives of Cilk Plus
- Provides data sharing clauses
- Vectorizes functions by promoting scalar parameters to vectors and replicates control flow
- Up to 4x speedup vs autovectorization http://iwomp-2012.caspur.it/sites/iwomp-2012.caspur.it/files/Klemm\_SIMD.pdf