

Reg. No.: QIBPS1364

## Final Assessment Test (FAT) - November/December 2022

| Programme    | B.Tech.                | Semester    | Fall Semester 2022-23 |
|--------------|------------------------|-------------|-----------------------|
| Course Title | DIGITAL SYSTEMS DESIGN | Course Code | BECE102L              |
| Faculty Name | Prof. Sasithradevi A   | Slot        | F2+TF2                |
|              |                        | Class Nbr   | CH2022231001903       |
| Time         | 3 Hours                | Max. Marks  | 100                   |
| Answer ALL   | he Questions           |             | <u> </u>              |

## Section A (1 X 10 Marks) Answer All questions

1. Perform multiplication of (1010)<sub>2</sub> x (111)<sub>2</sub> using unsigned array multiplier and draw the equivalent logic diagram for 4x3 Array Multiplier.

## Section B (6 X 15 Marks) Answer All questions

- (a) Simplify the following function F(A, B, C, D) = π (3, 4, 5, 6, 7, 10, 11, 14, 15) using K- Map. [15] Also, implement the simplified expression using NOR gates only. (10 Marks)
  (b) Implement the following Boolean function out = (D+A(B+C))' using CMOS logic. (5
- Marks)

  3. In the given Verilog code, identify and debug the errors. Obtain the truth table and draw the logic diagram for the same. Also, explain the functionality of the design involved. module decoder(binary in, decoder out, enable)

input [3:0] binary\_in;

input enable;

output [15:0] decoderout

always @ (enable or binary)

begin

decoder out = 0

if (enable) begin

case (binary in)

4'h0: decoder\_out = 16'h0001; 4'h1: decoder\_out = 16'h0002;

4'h2: decoder\_out = 16'h0004; 4'h3: decoder\_out = 16'h0008;

4'h4: decoder\_out = 16'h0010; 4'h5: decoder\_out = 16'h0020;

4'h6: decoder out = 16'h0040; 4'h7: decoder\_out = 16'h0080;

4'h8: decoder out = 16'h0100; 4'h9: decoder\_out = 16'h0200;

4'hA: decoder out = 16'h0400; 4'hB: decoder\_out = 16'h0800;

4'hC: decoder\_out = 16'h1000; 4'hD: decoder\_out = 16'h2000;

4'hE: decoder\_out = 16'h4000; 4'hF: decoder\_out = 16'h8000;

end case

end

end module

| 4. | Design a partially simplified Arithmetic Logic Unit (ALU) using basic logic gates which is       | [15] |
|----|--------------------------------------------------------------------------------------------------|------|
|    | capable of performing 1-bit arithmetic subtraction with the inclusion of borrow as an additional |      |
|    | input. Implement the obtained logical expressions for difference and borrow using a suitable     |      |
|    | demultiplexer.                                                                                   |      |

- 5. Consider a smart parking system in a super market which indicates the number of free parking [15] lots, out of which 8 parking lots are indicated as available in the display unit, Whenever the car enters into the super market premises, it will be identified by an IR sensor and the signal is sent to the control unit to decrement the available parking lot by one. Similarly, if any car leaves the supermarket premises, then increment the available parking lot by one. Design an appropriate control circuit which performs increment and decrement operations using T-Flip flop.
- Design Mealy sequence detector (Non Overlapping) to detect a sequence 1010 using D filpflop. [15]
- 7. (a) Implement the Boolean expression Y = AB' + BC + AC' using (10 Marks) [15]
  - (i) Programmable Logic Array (PLA) and
  - (ii) Programmable Array Logic (PAL)
  - (b) Discuss about the difference between CPLD and FPGA. (5 Marks)

