BECE204P-Microprocessors & Microcontrollers Lab

ASSEMBLY PROGRAMMING WITH BIT-ORIENTED AND PROGRAM CONTROL INSTRUCTIONS OF 8051

# **CHALLENGING TASKS**

1. Write an 8051 assembly language program to add the first 10 natural numbers

- Write an ALP to compare two eight bit numbers NUM1 and NUM2 stored in external memory locations 8000h and 8001h respectively. Reflect your result as:
  - If NUM1<NUM2, SET LSB of data RAM location 2FH (bit address 78H).
  - If NUM1>NUM2, SET MSB of location 2FH (bit address 7FH).
  - If NUM1 = NUM2, then CLR both LSB & MSB of bit addressable memory location 2FH.

### PROGRAM CONTROL INSTRUCTIONS

- In the sequence of instructions to be executed, it is often necessary to transfer program control to a different location. There are two categories of instructions in the 8051 to achieve this.
  - JUMP Instruction: Conditional and Unconditional
  - CALL Instruction
- List of Conditional JUMP instructions in 8051
  - JZ Jump if Zero
  - JNZ Jump of Not Zero
  - JC Jump if Carry is set.
  - JNC Jump if Not Carry is set
  - JB Jump if Bit is set.
  - JNB Jump if Bit is Not set.
  - JBC Jump if Bit is set and Clear the bit.
  - CJNE Compare and Jump if Not Equal
  - DJNZ Decrement and Jump if Not Zero

### PROGRAM CONTROL INSTRUCTIONS

List of Unconditional JUMP instructions in 8051:

```
•JMP - JuMP
```

•SJMP - Short JuMP

•LJMP - Long JuMP

AJMP - Absolute JuMP

List of CALL instructions in 8051:

```
ACALL - Absolute CALL
```

•LCALL - Long CALL

Other types of control instructions in 8051:

```
•NOP - No OPeration
```

•RET - RETurn

•RETI - RETurn from Interrupt

### **LOOPING IN 8051 - DJNZ**

- Repeating a sequence of instructions a certain number of times is called a loop.
- In the 8051, the loop action is performed by the instruction, DJNZ reg, Label or DJNZ Addr., Label
- In this instruction, the register is decremented; if it is not zero, it jumps to the target address referred to by the label.
- Prior to the start of the loop the register is loaded with the counter for the number of repetitions.
- Notice that in this instruction both the register decrement and the decision to jump are combined into a single instruction.

### **COMPARISION IN 8051 - CJNE**

CJNE compares the value of operand1 and operand2 and branches to the indicated relative address if operand1 and operand2 are not equal.

CJNE operand 1, operand 2, reladdr

- If the two operands are equal program flow continues with the instruction following the CJNE instruction.
- The Carry bit (C) is set if operand 1 is less than operand 2, otherwise it is cleared.

### BIT ORIENTED INSTRUCTIONS

- The Boolean or Bit Manipulation Instructions will deal with bit variables.
- There is a special bit-addressable area in the RAM and some of the Special Function Registers (SFRs) are also bit addressable.
- List of bit oriented instructions are:
  - CLR
  - SETB
  - CPL
  - MOV
  - ANL
  - ORL



## **BIT ORIENTED INSTRUCTIONS**

| Mnemonic | Instruction | Description                 | # of Bytes | # of Cycles |
|----------|-------------|-----------------------------|------------|-------------|
| CLR      | С           | C ← 0 (C = Carry Bit)       | 1          | 1           |
|          | Bit         | Bit ← 0 (Bit = Direct Bit)  | 2          | 1           |
| SET      | С           | C ← 1                       | 1          | 1           |
|          | Bit         | Bit ← 1                     | 2          | 1           |
| CPL      | С           | $c \leftarrow \overline{c}$ | 1          | 1           |
|          | Bit         | Bit ← Bit                   | 2          | 1           |
| ANL      | C, /Bit     | C ← C. Bit (AND)            | 2          | 1           |
|          | C, Bit      | C ← C . Bit (AND)           | 2          | 1           |
| ORL      | C, /Bit     | C ← C + Bit (OR)            | 2          | 1           |
|          | C, Bit      | C ← C + Bit (OR)            | 2          | 1           |
| MOV      | C, Bit      | C ← Bit                     | 2          | 1           |
|          | Bit, C      | Bit ← C                     | 2          | 2           |

## LAB TASK-1

Write a program to move a block of FIVE data starting from RAM 40H to external RAM memory 3000H onwards and perform complement operation before storing to RAM.

**ORG 0000H** 

MOV RO, #40H

MOV DPTR, #3000H

MOV R2, #05H

LOOP: MOV A, @RO

CPL A

MOVX @DPTR,A

INC RO

INC DPTR

DJNZ R2, LOOP

END

### INPUT:



## **OUTPUT:**

| Memory 1        |    |    |    |    |    |    |    |    |    |    |    |    |
|-----------------|----|----|----|----|----|----|----|----|----|----|----|----|
| Address: X:3000 | Н  |    |    |    |    |    |    |    |    |    |    |    |
| X:0x003000:     | FE | FD | FC | FB | FA | 00 | 00 | 00 | 00 | 00 | 00 | 00 |
| X:0x00301C:     | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 |
| X:0x003038:     | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 |
| X:0x003054:     | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 |
| X:0x003070:     | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 |

## LAB TASK-2

Assume that RAM bit location 24H holds the status of PIR sensor to indicate whether there has been a human presence or not inside a hall. Write an 8051 assembly language program to set port P1.0 bit as high if 24H is high. If it is low, set port P1.0 bit as low.

**ORG 0000H** MOV P1, #00H AGAIN-MOV C, 24H JNC NO SETB P1.0 SJMP AGAIN NO-CIR P1.0 SJMP AGAIN END



## LAB TASK-3

Write an 8051 ASM program to read a temperature value (T) from RAM location 55H. According to the test results, place the temperature value into the registers indicated below:

- If T=30H then A=30H
- If T<30H then R1=T
- If T>30H then R2=T

**ORG 0000H** 

MOV A, 55H

CJNE A, #30H, OVER

SJMP EXIT

OVER: JNC NEXT

MOV R1, A

SJMP EXIT

NEXT: MOV R2, A

EXIT: NOP

END

CASE (i) T=30H

| Memory 1     |    |    |    |    |    |    |    |
|--------------|----|----|----|----|----|----|----|
| Address: D:5 | 5H |    |    |    |    |    |    |
| D:0x55:      | 30 | 00 | 00 | 00 | 00 | 00 | 00 |
| D:0x71:      | 00 | 00 | 00 | 00 | 00 | 00 | 00 |
| D:0x8D:      | 00 | 08 | 00 | FF | 00 | 00 | 00 |
| D:0xA9:      | 00 | 00 | 00 | 00 | 00 | 00 | 00 |
|              |    |    |    |    |    |    |    |

### OUTPUT:

| Register | Value  |
|----------|--------|
| Regs     | 100000 |
| r0       | 0x00   |
| -r1      | 0x00   |
| - r2     | 0x00   |
| - r3     | 0x00   |
| r4       | 0x00   |
| r5       | 0x00   |
| r6       | 0x00   |
| - r7     | 0x00   |
| ∃ Sys    |        |
| a        | 0x30   |
| ь        | 0x00   |

CASE (ii) T<30H

| Memory 1     |    |    |    |    |    |    |    |
|--------------|----|----|----|----|----|----|----|
| Address: D:5 | 5H |    |    |    |    |    |    |
| D:0x55:      | 25 | 00 | 00 | 00 | 00 | 00 | 00 |
| D:0x71:      | 00 | 00 | 00 | 00 | 00 | 00 | 00 |
| D:0x8D:      | 00 | 08 | 00 | FF | 00 | 00 | 00 |
| D:0xA9:      | 00 | 00 | 00 | 00 | 00 | 00 | 00 |

### **OUTPUT:**

| Register | Value |  |  |
|----------|-------|--|--|
| ⊟ Regs   | 1000  |  |  |
| r0       | 0x00  |  |  |
| r1       | 0x25  |  |  |
| r2       | 0x00  |  |  |
| r3       | 0x00  |  |  |
| r4       | 0x00  |  |  |
| -r5      | 0x00  |  |  |
| -r6      | 0x00  |  |  |
| r7       | 0x00  |  |  |
| Sys      |       |  |  |
| a        | 0x25  |  |  |
| b        | 0x00  |  |  |

CASE (iii) T>30H



### OUTPUT:

