## Final Assessment Test (FAT) - July/August 2023

| Programme            | B.Tech.            | Semester    | Fall Inter Semester 22-23 |
|----------------------|--------------------|-------------|---------------------------|
| Course Title         | VLSI SYSTEM DESIGN | Course Code |                           |
| Faculty Name<br>Time | Prof. Velmathi G   | Slot        | A1+TA1                    |
|                      |                    | Class Nbr   | CH2022232500109           |
|                      | 3 Hours            | Max. Marks  | 100                       |

## Section-I (10 X 8 Marks) Answer All questions

- 01. How does a MOSFET operate as a capacitor, and for a MOSFET with an n-type substrate, how [8] do the capacitance-voltage (CV) characteristics vary across the accumulation, depletion, and inversion regions? Furthermore, explain the concepts of gate capacitance, overlap capacitance. and diffusion capacitance in a MOSFET, along with their corresponding equations
- 02. Consider an n- channel MOSFET with the following characteristics: t<sub>nx</sub>= 10nm. μ=520cm<sup>2</sup>/V-[8]  $\sec W/L = 8$ ,  $V_{th} = 0.7$ , calculate the drain current for i)  $V_{gs} = 2 \text{ V}$  and  $V_{ds} = 1.2$ , ii)  $V_{gs} = 2 \text{ V}$ and V<sub>ds</sub>= 2 V. Assume the relative permittivity of the gate oxide is 3.9.
- 03. With a neat circuit diagram, explain the voltage transfer characteristics (VTC) of a CMOS [8] inverter. Mark the different regions and transition points in the VTC. Derive the expressions for input and output transition points that occur in different regions of operation of the inverter. Comment on what will happen if the PMOS transistor is used as a pull-down device and the NMOS transistor as a pull-up device.
- 04. A positive edge-triggered register on a Master-Slave configuration is shown in Fig.1 below [8] Implement the same using transmission gates and explain its operation.



Fig.1.

05. Sketch a color-coded stick diagram for the circuit that implements the function [8]  $\mathbf{F} = \overline{(\mathbf{A} + \mathbf{BC} + \mathbf{D})}.$ 

Using Euler's method, organize the layout so that the transistors can be implemented on a continuous strip.

06. Estimate the minimum delay of the path from A to B in Fig.2 and choose the transistor Sizes (Y and Z) to achieve this delay.





Fig. 2

- [8] 07. State the advantages and disadvantages of pass transistor and Pseudo-NMOS logic styles. Also, implement 2:1 multiplexer logic with pass transistor and Pseudo-NMOS logic styles.
- [8] 08. What is the difference between dynamic logic and domino logic? Implement the following Boolean function using dynamic and domino logic styles.

$$\mathbf{F} = \overline{(\mathbf{A}(\mathbf{B} + \mathbf{C}) + \mathbf{DE})}$$

Explain the timing diagram with neat sketches

09. a) For the given RTL circuit in Fig.3, check whether any Setup Violation or Hold Violation [8] exists; if so, kindly suggest a measure to rectify it.



Fig.3

- b) With a neat sketch of the waveform, claborate the Setup Time calculation for an RTL circuit with Launch FF & Latch FF.
- 10. Explain the "write operation" of a 6T CMOS SRAM cell with neat sketches. Mention the explain the write operation of all the transistors of the SRAM cell during write operation. Derive for the W/L ratio of the transistors for proper "write" operation.

Page 2 of

[8]

## Section-II (4 X 5 Marks) Answer All questions

Answer All questions

11. With neat cross-sectional sketches, explain the fabrication process flow of Fig.4 is shown below.

13. With neat cross-sectional sketches, explain the fabrication process flow of Fig.4 is shown below.

14. With neat cross-sectional sketches, explain the fabrication process flow of Fig.4 is shown below.

15. How many masks are required for the fabrication? Draw the masks assuming positive photoresist for all other steps.



- Fig. 4
  12. Evaluate the dynamic power dissipated for a VLSI circuit that works with the clock frequency of 3 MHz and has gate capacitance and diffusion capacitance of 2.0 fF/μm with a supply voltage of 1.0 V.
  [5]
- 13. What is the concept of row and column addressing in DRAM? Explain their significance in VLSI design. [5]
- VLSI design.

  14. What are the various limitations of the low-voltage, low-power design of VLSI circuits? [5]