Reg. No.:
Name:
VIT

Vellore Institute of Technology
(December to its University under medical of OCC Act. (1996)

## Continuous Assessment Test I - January 2023

| Programme | : | B. Tech (ECM)                                                                  | Semester   | : | WS 2022-23                                                               |
|-----------|---|--------------------------------------------------------------------------------|------------|---|--------------------------------------------------------------------------|
| Course    | : | VLSI System Design                                                             | Code       | : | BECE303L                                                                 |
|           |   |                                                                                | Class Nbr  | : | CH2022235001205<br>CH2022235001207<br>CH2022235001212<br>CH2022235001213 |
| Faculty   | : | Dr Ananiah Durai S, Dr Lakshmi Priya G, Dr<br>Ravi Sankar A, Dr Sakthivel. S M | Slot       | : | B1+TB1                                                                   |
| Time      | _ | 90 Minutes                                                                     | Max. Marks | : | 50                                                                       |

## Answer ALL the questions

| Q.No. | Sub.<br>Sec. Questions                                                                                                                                                                                                                                                                                                                                                                                 | Mark |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 1.    | A VLSI design engineer develops a graphical processing unit for multimedia applications. For the above application, discuss the impact of different VLSI design styles on the cycle time and the achievable performance metrics. Also, briefly elaborate on the list of steps involved in the VLSI design flow for the above design.                                                                   | 10   |
| 2.    | The circuit in Figure 1 shows NMOS transistors with a threshold voltage of 1 V, $\mu_0 C_{ex} = 120 \mu A/V^2$ , $\lambda = 0$ , and lengths of 1 $\mu$ m each. Find the device width and the respective value of R for both N <sub>1</sub> and N <sub>2</sub> to obtain the voltage and current values indicated.                                                                                     | 10   |
|       | Figure 1                                                                                                                                                                                                                                                                                                                                                                                               |      |
| 3.    | (i) Sketch the MOS capacitance (C <sub>G</sub> ) variation if the gate voltage (V <sub>G</sub> ) is ramped slowly, from accumulation condition to depletion and then to inversion. Also, discuss with relevant capacitances expression on the dependency of C <sub>G</sub> variation with semiconductor capacitance (C <sub>S</sub> ) for accumulation, depletion, and inversion conditions. (5 marks) |      |

|    | <ul> <li>(ii) How does the velocity saturation limit loss? For a very short channel length, discuss the loss dependency parameters. (5 marks)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 4. | <ul> <li>(i) With a neat circuit diagram, describe the voltage transfer characteristics (VTC) of a CMOS inverter. Mark the different regions in the VTC and comment on the operating mode (i.e., linear or saturation) of NMOS and PMOS transistors. (3 marks)</li> <li>(ii) Write the drain current expressions of transistors in regions 2, 3, and 4 of the VTC in terms of V<sub>IN</sub>, V<sub>DO</sub> and V<sub>OUT</sub>. (3 marks)</li> <li>(iii) Derive the expression for V<sub>IT</sub>, i.e., input transition voltage, also called switching threshold. If the NMOS width is increased four times for the fixed PMOS width, what will happen to the Input Transition Voltage (V<sub>IT</sub>) of the inverter? Assume the threshold voltage of both transistors is the same. (4 Marks)</li> </ul> | 10 |
| 5. | Implement the following logic functions using static CMOS logic style;  i) $f = \overline{[B.(A+C)]} + (D.E)$ ii) $f = \overline{R+S+(T.U)}$ Size the transistors for the worst-case delay of RC of an inverter with a load capacitance of C. Assume $\mu_N = 3$ $\mu_P$ for the first logic function and $\mu_N = 2.5$ $\mu_P$ for the second logic function.                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10 |

444