

## **Computation Structures 3: Computer Organization**

<u>Help</u>





<u>Course</u> <u>Progress</u> <u>Dates</u> <u>Discussion</u>

★ Course / 15. Pipelining the Beta / Lecture Videos (50:06)



For all Beta related questions, you should make use of the <u>Beta documentation</u>, the <u>Beta Instruction</u> <u>Summary</u>, the <u>Unpipelined Beta Diagram</u> and the <u>Pipelined Beta Diagram</u>.

### LE15.3.1: Exceptions

1.0/1.0 point (ungraded)

An ambitious 6.004x student has enhanced the 5-stage pipelined Beta to trigger an exception in the ALU stage when there's an attempt to divide by zero, i.e., when the B operand of the ALU is zero and the opcode of the instruction in the ALU stage is DIV or DIVC.

For each of the following control signals, indicate its value during the clock cycle when the divide-by-zero exception occurs.



## LE15.3.2: Bypassing, stalls, annulment

0.0/1.0 point (ungraded)

The loop below has been executing for a while on our standard 5-stage pipelined Beta with full bypassing and speculation on branches (i.e., instruction in IF stage is annulled when there's a taken branch in the RF stage). The pipeline diagram below shows the opcode of the instruction in each pipeline stage during 9 consecutive cycles of execution.

```
LOOP: LD(R0, 0, R2)
SHLC(R1, 1, R1)
ADD(R1, R2, R1)
ADDC(R0, 4, R0)
CMPEQC(R0, aend, R2)
BNE(R2, LOOP)
ST(R1, hash, R31)
...
```

| Cycle# | 200    | 201    | 202  | 203  | 204  | 205    | 206    | 207    | 208    |
|--------|--------|--------|------|------|------|--------|--------|--------|--------|
| IF     | LD     | SHLC   | ADD  | ADDC | ADDC | CMPEQC | BNE    | ST     | LD     |
| RF     | NOP    | LD     | SHLC | ADD  | ADD  | ADDC   | CMPEQC | BNE    | NOP    |
| ALU    | BNE    | NOP    | LD   | SHLC | NOP  | ADD    | ADDC   | CMPEQC | BNE    |
| MEM    | CMPEQC | BNE    | NOP  | LD   | SHLC | NOP    | ADD    | ADDC   | CMPEQC |
| WB     | ADDC   | CMPEQC | BNE  | NOP  | LD   | SHLC   | NOP    | ADD    | ADDC   |

1. For each cycle, specify whether or not a bypass path was used to get the data from a later pipeline stage to the RF stage. If multiple bypass paths are used in a particular cycle, then select all that apply.

Cycle 200:

|       | No bypass paths used  ✓ |  |
|-------|-------------------------|--|
|       | Bypass from ALU to RF   |  |
|       | Bypass from MEM to RF   |  |
|       | Bypass from WB to RF    |  |
|       |                         |  |
| Cycle | 201:                    |  |
|       | No bypass paths used  ✓ |  |
|       | Bypass from ALU to RF   |  |
|       | Bypass from MEM to RF   |  |
|       | Bypass from WB to RF    |  |
|       |                         |  |
| Cycle | 202:                    |  |
|       | No bypass paths used  ✓ |  |
|       | Bypass from ALU to RF   |  |
|       | Bypass from MEM to RF   |  |
|       | Bypass from WB to RF    |  |
| Cycle | 203:                    |  |
|       | No bypass paths used ✓  |  |
|       | Bypass from ALU to RF   |  |
|       | Bypass from MEM to RF   |  |
|       | Bypass from WB to RF    |  |
| Cycle | 204:                    |  |
|       | No bypass paths used    |  |
|       | Bypass from ALU to RF   |  |
|       | Bypass from MEM to RF   |  |

|       | Bypass from WB to RF  ✓ |
|-------|-------------------------|
|       |                         |
| Cycle | 205:                    |
|       | No bypass paths used  ✓ |
|       | Bypass from ALU to RF   |
|       | Bypass from MEM to RF   |
|       | Bypass from WB to RF    |
|       |                         |
| Cycle | 206:                    |
|       | No bypass paths used    |
|       | Bypass from ALU to RF   |
|       | Bypass from MEM to RF   |
|       | Bypass from WB to RF    |
|       |                         |
| Cycle | 207:                    |
|       | No bypass paths used    |
|       | Bypass from ALU to RF   |
|       | Bypass from MEM to RF   |
|       | Bypass from WB to RF    |
|       |                         |
| Cycle | 208:                    |
|       | No bypass paths used  ✓ |
|       | Bypass from ALU to RF   |
|       | Bypass from MEM to RF   |
|       | Bypass from WB to RF    |
|       |                         |

For the following questions think carefully about when a signal would be asserted in order to produce the effect you see in the pipeline diagram. Select all the cycles that apply, or select NONE if it never occurs.

|    |        | 200                                                                          |   |
|----|--------|------------------------------------------------------------------------------|---|
|    |        | 201                                                                          |   |
|    |        | 202                                                                          |   |
|    |        | 203                                                                          |   |
|    |        | 204                                                                          |   |
|    |        | 205                                                                          |   |
|    |        | 206                                                                          |   |
|    |        | 207<br>•                                                                     |   |
|    |        | 208                                                                          |   |
|    |        | NONE                                                                         |   |
| 3. |        | g which cycle(s), if any, would the IRSrc <sup>RF</sup> signal be 1?<br>200  |   |
|    |        | 201                                                                          | ŏ |
|    |        | 202                                                                          |   |
|    |        | 203<br>•                                                                     |   |
|    |        | 204                                                                          |   |
|    |        | 205                                                                          |   |
|    |        | 206                                                                          |   |
|    |        | 207                                                                          |   |
|    |        | 208                                                                          |   |
|    |        | NONE                                                                         |   |
| 4. | During | g which cycle(s), if any, would the IRSrc <sup>ALU</sup> signal be 1?<br>200 |   |
|    |        | 201                                                                          |   |
|    |        | 202                                                                          |   |
|    |        | 203                                                                          |   |
|    |        | 204                                                                          |   |
|    |        |                                                                              |   |

|                                             | Lecture Videos (50:06)   15. Pipelining the Beta   Computation Structures 3: Computer Organization   edX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                             | 206                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 207                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 208                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | NONE<br>•                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                             | g which cycle(s), if any, would the STALL control signal be 1, i.e., cycle(s) when the IF and RF stages<br>be stalled?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                             | 200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 201                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 203<br><b>*</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                             | 204                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 205                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 206                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 207                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 208                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | NONE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| a haz<br>on. The<br>ans to<br>resu<br>The A | ched in cycle 200 and proceeds down the pipeline stages. The SHLC reads R1 so it does not have ards. The ADD needs to read R1 and R2 so it depends on the results of the LD and the SHLC ne result from the LD cannot be bypassed until the LD is in the WB stage which occurs in cycle 204. hat in cycle 203, we need to stall the ADD because it cannot yet read its operands. Then in cycle alt of the LD is bypassed from the WB stage and the result of the SHLC is bypassed from the MEM DDC then proceeds since it does not have any data hazards. The CMPEQC needs the result of the cycle 206 it uses the bypass path from the ALU stage to get the result of the ADDC. The BNE also a bypass path from the ALU stage to read the value of R2 that is produced by the CMPEQC |

#### Expla

The any d opera This 204, stage ADD need instr branch is taken.

IRSrc<sup>IF</sup> is set to 1 when the instruction in the IF stage has to be annulled because of a taken branch. This happens in cycle 207.

IRSrcRF is set to 1 when STALL is set to 1. STALL is set to 1 when a register value needed by the instruction in the RF stage is not yet available in the data path or register file. This happens in cycle 203.

IRSrcALU is set to 1 when the instruction in the ALU has to be annulled because of an exception in later pipeline stages, i.e., the MEM stage. That doesn't happen in this instruction sequence.

Submit

**1** Answers are displayed within the problem



© All Rights Reserved



## edX

**About** 

<u>Affiliates</u>

edX for Business

Open edX

**Careers** 

**News** 

# Legal

Terms of Service & Honor Code

<u>Privacy Policy</u>

<u>Accessibility Policy</u>

<u>Trademark Policy</u>

<u>Sitemap</u>

Cookie Policy

**Your Privacy Choices** 

# **Connect**

<u>Idea Hub</u>

Contact Us

Help Center

<u>Security</u>

**Media Kit** 















© 2024 edX LLC. All rights reserved.

深圳市恒宇博科技有限公司 粤ICP备17044299号-2

