

#### **Computation Structures 2: Computer Architecture**

<u>Help</u>





<u>Course</u> <u>Progress</u> <u>Dates</u> <u>Discussion</u>

☆ Course / 14. Caches and the Memory Hierarchy / Lecture Videos (65:39)



#### LE14.1.1 Average Memory Access Time

1/1 point (ungraded)

A particular cache design responds in 1 cycle on a cache hit, but takes an additional 20 clock cycles if there's a

# cache miss. If we want an average memory access time of 2 cycles or better, what is the minimal acceptable cache hit ratio? minimum acceptable cache hit ratio: 0.95 Submit ✓ Correct (1/1 point) LE14.1.2 Multi-level cache AMAT 1/1 point (ungraded) A hierarchical memory system consists of a two-level SRAM cache and a large DRAM main memory. The system first checks the L1 cache. If the access to L1 is a cache miss, the system then checks the L2 cache. If the access to L2 is a cache miss, an access is made to main memory. For L1: the cache hit time is 1 ns, the hit ratio is 95% For L2: the cache hit time is 4 ns, the hit ratio is 98% For main memory: the access time is 40ns What is the average memory access time in ns? 1.24 Submit ✓ Correct (1/1 point)

Discussion **Hide Discussion** Topic: 14. Caches and the Memory Hierarchy / LE14.1 **Add a Post** by recent activity  $\checkmark$ Show all posts There are no posts in this topic yet.

Next >

© All Rights Reserved

Previous



## edX

**About** 

**Affiliates** 

edX for Business

Open edX

<u>Careers</u>

**News** 

## Legal

Terms of Service & Honor Code

**Privacy Policy** 

**Accessibility Policy** 

<u>Trademark Policy</u>

<u>Sitemap</u>

Cookie Policy

**Your Privacy Choices** 

### **Connect**

Idea Hub

**Contact Us** 

Help Center

<u>Security</u>

**Media Kit** 

















© 2024 edX LLC. All rights reserved.

深圳市恒宇博科技有限公司 <u>粤ICP备17044299号-2</u>

