

<u>Help</u>





<u>Course</u> <u>Progress</u> <u>Dates</u> <u>Discussion</u> <u>Course Notes</u>

☆ Course / 3. CMOS / Lecture Videos (44:58)

()

Previous
Image: Control of the control of

**LE3.6** 

□ Bookmark this page

## LE3.6.1: Leniency

1/1 point (ungraded)

The following diagram shows a schematic for the pulldown circuitry for a particular CMOS logic gate.



Assuming the pullup circuitry is designed correctly, is the CMOS gate above lenient?

| Yes                                         |                                                                                                                   |                                                                         |          |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------|
| O No                                        |                                                                                                                   |                                                                         |          |
| O Not end                                   | ough information to tell                                                                                          |                                                                         |          |
| ~                                           |                                                                                                                   |                                                                         |          |
| xplanation                                  |                                                                                                                   |                                                                         |          |
| II CMOS gate                                | es are lenient because                                                                                            | they produce a glitch-free output using a minimal number of required in | outs.    |
| Submit                                      |                                                                                                                   |                                                                         |          |
| <b>3</b> Answers                            | are displayed within th                                                                                           | ne problem                                                              |          |
| Discussion                                  |                                                                                                                   | Hide Discussi                                                           | ion      |
| opic: 3. CMOS / I                           | _E3.6                                                                                                             |                                                                         |          |
|                                             |                                                                                                                   | Add a                                                                   | Post     |
|                                             |                                                                                                                   |                                                                         |          |
| Show all posts                              | <b>~</b>                                                                                                          | by recent activity                                                      | <b>~</b> |
| See you i                                   | n MIT Open Learning Libra<br>MIT Open Learning Library.                                                           |                                                                         | 4        |
| See you in See you in Where is              | n MIT Open Learning Libra MIT Open Learning Library. the output located?                                          |                                                                         |          |
| See you in See you in See you in I have com | n MIT Open Learning Libra<br>MIT Open Learning Library.<br>the output located?<br>e across a few diagrams like th | ary.                                                                    | 4        |

© All Rights Reserved



## edX

**About** 

**Affiliates** 

edX for Business

Open edX

<u>Careers</u>

<u>News</u>

## Legal

Terms of Service & Honor Code

**Privacy Policy** 

**Accessibility Policy** 

**Trademark Policy** 

<u>Sitemap</u>

Cookie Policy

**Your Privacy Choices** 

## **Connect**

<u>Idea Hub</u>

**Contact Us** 

Help Center

<u>Security</u>

Media Kit

















© 2024 edX LLC. All rights reserved.

深圳市恒宇博科技有限公司 <u>粤ICP备17044299号-2</u>