

<u>Help</u>





<u>Course</u> <u>Progress</u> <u>Dates</u> <u>Discussion</u> <u>Course Notes</u>

☆ Course / Assignment 2 (due Oct 24) / Lab 2: Combinational Logic

()

Next >

**CMOS logic gates** 

 $\square$  Bookmark this page

< Previous</pre>

■ Calculator

Lab due Oct 24, 2016 21:59 -02 Past due

## CMOS logic gates

0.0/2.0 points (graded)

**≺** All Posts

There are 16 possible 2-input combinational logic gates. The cost of implementing these gates varies dramatically, requiring somewhere between 0 and 10 mosfets depending on the gate. For example, it takes 2 mosfets to implement  $F = \overline{A}$  but 4 mosfets (organized as two inverters) to implement F = A.

For each of the 2-input gates whose Karnaugh maps are given below, indicate the minimum number of mosfets required to implement the gate. You should only consider static fully-complementary circuits like those shown in the presentations; these implementations meet the following criteria:

- no static power dissipation
- ullet  $V_{OL}=0V$ ,  $V_{OH}$  = power supply voltage
- NFETs appear only in pulldown circuits, PFETs appear only in pullup circuits
- the pullup and pulldown are complementary, i.e., when one path is "on", the other is "off"
- the pullup and pulldown circuits can be decomposed into series and parallel connections of mosfets
- all gate implementations restore incoming logic levels (so a wire connecting an input terminal to an output terminal would not be a legal gate implementation)

| $egin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                              | Number of MOSFETs need to implement NOR:                                                  | 4        | Answer: 4       |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------|-----------------|
| $egin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                              | Number of MOSFETs need to implement AND:                                                  | 6        | Answer: 6       |
| $egin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                              | Number of MOSFETs need to implement XOR:  Hint: see discussion in following design proble |          | Answer: 10      |
| B O 1 1 1 1 0 0                                                                                                                                  | Number of MOSFETs need to implement $\overline{m{B}}$ :                                   | 2        | Answer: 2       |
| $egin{array}{c ccccc} A & & & & & \\ \hline A & & & & & \\ \hline B & & & & & \\ \hline B & & & & & \\ \hline 1 & & & & & \\ \hline \end{array}$ | Number of MOSFETs need to implement $A\cdot \overline{B}$                                 | <u> </u> | Answer: 6       |
| Submit                                                                                                                                           |                                                                                           |          |                 |
| Discussio                                                                                                                                        | nt 2 (due Oct 24) / CMOS logic gates                                                      |          | Hide Discussion |
| iopic: Assignme                                                                                                                                  | Add a Post                                                                                |          |                 |

**⊞** Calculator



© All Rights Reserved



**About** 

**Affiliates** 

edX for Business

<u>Open edX</u>

Careers

<u>News</u>

## Legal

Terms of Service & Honor Code

**Privacy Policy** 

**Accessibility Policy** 

<u>Trademark Policy</u>



<u>Sitemap</u>

Cookie Policy

**Your Privacy Choices** 

## **Connect**

<u>Idea Hub</u>

**Contact Us** 

Help Center

<u>Security</u>

Media Kit















© 2024 edX LLC. All rights reserved.

深圳市恒宇博科技有限公司 <u>粤ICP备17044299号-2</u>