6.004.2x Courseware | edX 28/06/24, 09:51

Video explanation of solution is provided below the problem.

For all Beta related questions, you should make use of the <u>Beta documentation</u>, the <u>Beta Instruction Summary</u>, and the <u>Beta Diagram</u>.

## Beta Control Signals

11/11 points (ungraded)

Following is an incomplete table listing control signals for several instructions on an unpipelined Beta. You may wish to consult Beta diagram and instruction set summary handouts.

The operations listed include two existing instructions and three proposed additions to the Beta instruction set:

In the following table, - represents a "don't care" or unspecified value; Z is the value (0 or 1) output by the 32-input NOR in the unpipelined Beta diagram. Your job is to complete the table by filling in all the missing values.



## Explanation

- 1. In the first row of the opcode table, we see that PCSEL=2. This means that a JMP instruction is being executed. When executing a JMP instruction, the address of the instruction immediately following the JMP is stored in Rc. In order to be able to write to Rc, WERF must be 1.
- 2. In the second row of the table, we are given all of the control bits except for the actual instruction. Again we see that PCSEL!=0. In this case it is = Z. This means that instead of setting PC to PC+4, a new destination address is loaded into the PC depending on the value of Z. This means that this is some sort of branch instruction. Since the branch does happen when Z = 1, that means that the branch is taken when the register read equals 0, so this is a BEQ instruction.
- 3. The missing control bits for the LDX instruction are ALUFN, BSEL, and WDSEL. The effective address for the load is the sum of registers Ra and Rb. This means that BSEL = 0 to pass Rb through to the register file, and ALUFN = A + B to add the two registers together. The data that is loaded from this memory location is then written back into the register file by setting WDSEL = 2.
- 4. In the fourth row, we just need to fill in the missing operation. We see that WERF = Z which tells us that the register file is only written to if Z = 1. From this we can infer that this row corresponds to the MVZC operation.
- 5. Our last row, must then correspond to the STR operation. This operation writes the contents of register Rc into memory at the address that is specified by the effective address calculation. In order to write Rc to memory, RA2SEL must be 1 to pass the value of register Rc through the register file, and MWR = 1 in order to put the memory into write mode. The effective address for this instruction is PC + 4 + 4\*SEXT(literal). This value comes from the additional adder and passes through the ALU by setting ASEL = 1 and ALUFN = A. This means that the B operand is ignored by the ALU so BSEL is a don't care.

Submit

Answers are displayed within the problem

## **Beta Control Signals**

Start of transcript. Skip to the end.

**Beta Control Signals** 

In order to better understand the role of each of the beta control signals, we will work

6.004.2x Courseware | edX 28/06/24, 09:51

