## LE8.1.1 Asymptotic Latency and Throughput

1/1 point (ungraded)

If we account for fan in limitations but ignore wire delays, what is the asymptotic latency of the fastest combinational N-input AND circuit we can build?

| Asymptotic latency of N-                                                                                       | input AND:                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| log(N)                                                                                                         | ✓ Answer: log(N)                                                                                                                                                                                                                                                                                                                                                                                   |
| You entered:                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                | $\log{(N)}$                                                                                                                                                                                                                                                                                                                                                                                        |
| just assume that its prop<br>this is by turning an N-in<br>input AND gates would h<br>AND gates to allow for N | limitations means that if we have a gate with N inputs, we can't agation delay is the same as a 2-input gate. The way we model put gate into a tree of 2-input gates. The equivalent tree of 2-ave log(N) levels in the tree in order to arrive at enough 2-input inputs. Each level of the tree must complete its propagation rel can begin its computation, therefore the latency of the tree is |
| Submit                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                    |
| Answers are display                                                                                            | ved within the problem                                                                                                                                                                                                                                                                                                                                                                             |
| LE8.1.2 Asymptotic                                                                                             | Latency and Throughput                                                                                                                                                                                                                                                                                                                                                                             |
| 1 point possible (ungraded) Is $\Theta\left(log_2N ight)$ the same                                             | as $\Theta\left(log_{10}N ight)$                                                                                                                                                                                                                                                                                                                                                                   |
| Yes                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                    |
| ○ No                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                    |
| Only for some N                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                    |

Submit

## LE8.1.3 Asymptotic Latency and Throughput

2 points possible (ungraded)

A combinational multiplier is pipelined for maximum throughput. If the multiplier accepts two N-bit operands, what is the appropriate "order of" notation for its throughput and latency?

| Throughput $\Theta$ ():                                                                                                                     |                             |
|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Latency $\Theta$ ():                                                                                                                        |                             |
| Submit                                                                                                                                      |                             |
| Discussion  Topic: 8. Design Tradeoffs / LE8.1                                                                                              | Hide Discussion             |
|                                                                                                                                             | Add a Post                  |
| Show all posts ✓                                                                                                                            | by recent activity 🗸        |
| <ul> <li>Accounting for the fan in limitations</li> <li>" if we have a gate with N inputs, we can't just assume that its propaga</li> </ul> | tion delay is the same as a |