



Intel Software Developer Conference – London, 2017

#### **AGENDA**

- Vectorization is becoming more and more important
- What is the theoretical roofline model?
- How is it implemented in Advisor ?
- Some examples



#### **EVOLUTION OF SIMD FOR INTEL PROCESSORS**



#### **AGENDA**

- Vectorization is becoming more and more important
- What is the theoretical roofline model?
- How is it implemented in Advisor ?
- Some examples



#### WHAT IS THE ROOFLINE MODEL?

#### Do you know how fast you should run?

- Comes from Berkeley
- Performance is limited by equations/implementation & code generation/hardware
- 2 hardware limitations
  - PEAK Flops
  - PEAK Bandwidth
- The application performance is bounded by hardware specifications

Gflop/s= 
$$min \begin{cases} Platform PEAK \\ Platform BW * AI \end{cases}$$

Arithmetic Intensity (Flops/Bytes)

#### PLATFORM PEAK FLOPS

How many floating point operations per second

Gflop/s= 
$$min \begin{cases} Platform PEAK \\ Platform BW * AI \end{cases}$$

Core Frequency

Number of single precision element in a SIMD register

More realistic value can be obtained by running Linpack
 =~ 930 Gflop/s on a 2 sockets Intel® Xeon® Processor E5-2697 v2

How many bytes can be transferred per second

Gflop/s= 
$$min \begin{cases} Platform PEAK \\ Platform BW * AI \end{cases}$$

 Theoretical value can be computed by specification Example with 2 sockets Intel® Xeon® Processor E5-2697 v2 PEAK BW = 2 x 1.866 x 8 x 4 = 119 GB/s

Number of sockets

Byte per channel

Memory Frequency

Number of mem channels

 More realistic value can be obtained by running Stream =~ 100 GB/s on a 2 sockets Intel® Xeon® Processor E5-2697 v2

#### DRAWING THE ROOFLINE

Defining the speed of light

Gflop/s= 
$$min \begin{cases} Platform PEAK \\ Platform BW * AI \end{cases}$$

2 sockets Intel® Xeon® Processor E5-2697 v2
Peak Flop = 1036 Gflop/s
Peak BW = 119 GB/s





#### DRAWING THE ROOFLINE

Defining the speed of light



#### WHAT IS THE PERFORMANCE BOUNDARY?

#### Manual way to do it

Manual counting on matrix/matrix multiplication

• 
$$AI = \frac{2N^3}{16N^2} = \frac{1}{8}N$$

#### **COMPUTE THE MAXIMUM PERFORMANCE**

BW \* Arithmetic Intensity

Gflop/s=  $min \begin{cases} Platform PEAK \\ Platform BW * AI \end{cases}$ 

2 sockets Intel® Xeon® Processor E5-2697 v2
Peak Flop = 1036 Gflop/s
Peak BW = 119 GB/s



#### **AND NOW?**

How to get better performance?



#### **AGENDA**

- Vectorization is becoming more and more important
- What is the theoretical roofline model?
- How is it implemented in Advisor?
- Some examples



### ROOFLINE IN INTEL® ADVISOR

#### The cache aware roofline model

## Intel® Advisor implements a Cache Aware Roofline Model (CARM)

- "Algorithmic", "Cumulative (L1+L2+LLC+DRAM)" traffic-based
- Invariant for the given code / platform combination

#### How does it work?

- Counts every memory movement
- Bytes and Flops -> Instrumentation
- Time -> Sampling

CARM: Cache aware Roofline Model DRAM: DRAM aware Roofline Model TRAM: Theoretical Roofline Model

Typically AI\_CARM < AI\_DRAM < AI\_TRAM

### UNDERSTANDING THE ROOFLINE IN INTEL® ADVISOR



#### **AGENDA**

- Vectorization is becoming more and more important
- What is the theoretical roofline model?
- How is it implemented in Advisor ?
- Some examples



## ROOFLINE MODEL AND COMPILER OPTIMIZATIONS

• Matrix/matrix addition

```
void addition(float* a, float* b, float* c, int size){
  int i, j;
  for(j=0; j<size; j++){
    for(i=0; i<size; i++){
      c[i*size + j] = a[i*size + j]+b[i*size + j];
    }
}</pre>
```

Let's have a look at the roofline model



Compilation with –O1



Lets look at the Memory Access Pattern Analysis





Compilation with –O3



```
void addition(float* a, float* b, float* c, int size){
int i, j;

for(j=0; j<size; j++){

○[loop in addition at main.c:64]

Vectorized AVX loop processes Float32 data type(s)

Loop was interchanged; loop was unrolled by 4

○[loop in addition at main.c:64]

Scalar loop. Not vectorized: inner loop was already vectorized

Loop was interchanged; remainder loop

for(i=0; i<size; i++){
```



Loop carried dependency

```
void addition(float* a, float* b, float* c, int size){
  int i, j;
  for(i=0; i<size; i++){</pre>
    for(j=pad; j<size; j++){</pre>
      c[i*size + j] = a[i*size + j]+c[i*size + j-pad];
```







Loop carried dependency



Loop carried dependency

```
void addition(float* a, float* b, float* c, int size){
  int i, j;
  for(i=0; i<size; i++){
    #pragma omp simd safelen(4)
    for(j=pad; j<size; j++){
       c[i*size + j] = a[i*size + j]+c[i*size + j-pad];
    }
}</pre>
```











### **VECTORIZATION OF FUNCTION CALL**

• Function call inside of a loop can kill the vectorization

```
for(int i=0; i<SIZE; i++){
   for(int j=0; j<SIZE; j++){
      single_line_addition(a, c, i*SIZE + j);
   }
}

//function is defined in another compilation unit
void single_line_addition(float* a, float* c, int ind){
   c[ind] = a[ind]+c[ind];
}</pre>
```









Issue: User function call(s) present

User-defined functions in the loop body are preventing the compiler from vectorizing the loop.

Vectorize user function(s) inside loop

Advisor tells you that this pattern can be a problem and proposes a solution



#### Omp declare simd

```
for(int i=0; i<SIZE; i++){
    #pragma omp simd
    for(int j=0; j<SIZE; j++){
        single_line_addition(a, c, i*SIZE + j);
    }
}
#pragma omp declare simd uniform(a, c) linear(ind)
void single_line_addition(float* a, float* c, int ind);</pre>
```













# Legal Disclaimer & Optimization Notice INFORMATION IN THIS DOCUMENT IS PROVIDED "AS ISP. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR

- INFORMATION IN THIS DOCUMENT IS PROVIDED "AS IS". NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO THIS INFORMATION INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
- Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products.
- Copyright © 2015, Intel Corporation. All rights reserved. Intel, Pentium, Xeon, Xeon Phi, Core, VTune, Cilk, and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

#### **Optimization Notice**

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.

Notice revision #20110804

