#### Layout - Line of Diffusion Where are we? ▶ Very common Lots of Layout issues layout method Line of diffusion style ▶ Power pitch Start with a "line of diffusion" ▶ Bit-slice pitch for each Routing strategies transistor type ▶ Transistor sizing Cross with poly Wire sizing to make transistors This is the "type 2" NOR gate Line of Diffusion in General ine of Diffusion in General VDD VDD P-type P-type В Α N-type N-type **GND GND** Start with lines of diffusion for each Cross with Poly to make transistors transistor type Line of Diffusion in General Stick Diagrams VDD You can plan things with paper and pencil using Stick Diagrams P-type ▶ You'll need colored pencils Draw lines for layers instead of rectangles ▶ Then you can translate to layout N-type Vdd Out **GND** Now break and connect diffusion **GND** A В ▶ There's our NOR gate

# Pre-Plan the Layout



#### **Gate Layout**

- ▶ Layout can be very time consuming
  - ▶ Design gates to fit together nicely
  - ▶ Build a library of standard cells
- ▶ Standard cell design methodology
  - ► V<sub>DD</sub> and GND should abut (standard height)
  - Adjacent gates should satisfy design rules
  - In nMOS at bottom and pMOS at top
  - All gates include well and substrate contacts

#### **Example: Inverter**



#### **Example: NAND3**

- ▶ Horizontal N-diffusion and P-diffusion strips
- ▶ Vertical polysilicon gates
- ▶ Metal1 V<sub>DD</sub> rail at top
- Metal1 GND rail at bottom
- ▶ 32  $\lambda$  by 40  $\lambda$
- ▶9.6µ x 12µ

$$-\lambda = .3 \mu$$



#### Stick Diagrams

- Stick diagrams help plan layout quickly
  - Need not be to scale
  - Draw with color pencils







## Wiring Tracks

- A wiring track is the space required for a wire
  - ► 1.2µ width, 1.2µ spacing from neighbor = 2.4µ pitch
- Transistors also consume one wiring track

In our rules minimum M1 and M2 width & spacing is 3λ, so minimum pitch is 1.8μ; Contact rule is larger!





#### Well spacing

- ▶ Wells must surround transistors by 1.8u
  - Implies 3.6u (12λ) between opposite transistor flavors
  - Leaves room for one wire track



# Area Estimation

- ▶ Estimate area by counting wiring tracks
  - Multiply by 8 to express in  $\lambda$ , or by 2.4 to express in microns



#### Example: O3Al

- Sketch a stick diagram for O3AI and estimate area
  - $Y = \overline{(A+B+C) \bullet D}$

#### Example: O3AI

- Sketch a stick diagram for O3AI and estimate area
  - $Y = \overline{(A+B+C) \bullet D}$



## Example: O3AI

Sketch a stick diagram for O3AI and estimate area

$$Y = \overline{(A+B+C) \bullet D}$$



#### **Euler Paths**

- A graphical method for planning complex gate layout
  - Take the transistor netlist and draw it as a graph
  - Note that the pull-up and pull-down trees can be duals of each other
  - Find a path that traverses the graph with the same variable ordering for pull-up and pulldown graphs
  - This guides you to a line of diffusion layout

#### Simple example: NOR



- ▶ Euler path is a tour of all edges
- Find a path that has the same ordering for pull-up and pull-down, I.e. A B
  - ▶ Vdd A 1 B Out GND A Out B GND

### This Path Translates to Layout

- Find a path that has the same ordering for pullup and pull-down, i.e. A B
  - ▶ You can also include all the internal nodes
  - ▶ Pull-up: Vdd A 1 B Out
  - ▶ Pull-Down: GND A Out B GND
  - Line of diffusion layout



#### Examples

- ▶ Switch to chalkboard for examples
  - ▶ Hopefully with colored chalk...

## Layout Example: Flip Flop

▶ Simple D-type edge triggered flip flop



#### Zoom in on Latch

▶ Need two copies of this for a full D flip flop



#### Stick Diagram of Latch

- First add the gates
  - Note where outputs can be shared
  - ▶ Ignore details of signal crossings for now...



#### Stick Diagram of Latch

- First add the gates
  - ▶ Note where outputs can be shared
  - Ignore details of signal crossings for now...



## Stick Diagram of Latch

- First add the gates
  - ▶ Note where the signals are relative to the schematic
  - ▶ Note where additional connections are needed



#### Stick Diagram of Latch

- First add the gates
  - Note where the signals are relative to the schematic



#### Start With First Enabled Inv

- I'm using 5u power wires, 29u vertical picth based on a C5x standard cell model from AMI
  - ▶ Probably overkill...
- Add DIF for N- and P-type transistors
  - Note 2x standard size because of serial connection



#### Add Next Enabled Inverter

- Add two more poly gates for second enabled inverter
- Note that the two enabled inverters share an output (not connected yet)
- Note that I've added vdd! and gnd! For DRC
- I'll deal with C-Cb crossover later...



#### Aside: Multiple Contacts



Look at a model of transistor resistance

#### Contact Option #1





- ► Total equivalent resistance = 56.1 Ohms
  - ► Metal resistance = 0.05 Ω/square
  - Contact resistance =  $5 \Omega/contact$
  - Active resistance =  $70 \Omega/\text{square}$
  - Gate resistance = 50  $\Omega$ /square
  - Active resistance 70 contact to gate

## Contact Option #2





▶ Total equivalent resistance = 105.1 Ohms

#### Contact Option #3





- ► Total equivalent resistance = 24.7 Ohms
- So, put in as many contacts as will fit along side a wide gate...

#### Meanwhile, Add inverter

- Note that it's back to standard size
- Shares vdd/gnd connection with enabled inverter
- Minimum spacing for all transistors so far
  - Incremental DRC at EVERY step!



## Finish Inverter (mostly)

- Make inverter output connections
  - ▶ Don't connect yet
  - I'm going to use M1 as a horizontal layer
  - Which means being careful about vertical use of M1



#### Make Feedback Connections

- Output of inverter (connected in M1 for now) goes to input of 2<sup>nd</sup> enabled inverter
- Output of enabled inverters goes to input of inverter
  - Note that output of enabled inverters goes through POLY



#### Deal With C/Cb Crossover

Start by cutting the "select" gates of the enabled inverters



## Connect the C Input

- ▶ Prepare for M1 crossover in C wire
  - C is N-type in first enabled inverter, P-type in second enabled inverter
  - ▶ Use M1PLY contacts
- ▶ PROBLEM! We need to squeeze a poly wire inbetween those contacts...
  - Use design rules to plan for space



#### Look at Gap

You need to have enough space for minimum width poly to fit through gap



## Start Making Room

- Push D-signal poly out of the way with minimum spacing to DIF
  - ▶ We'll move it back later
- ▶ Make sure to continue to DRC at every step!



Jog the poly around and through the gap with minimum spacing to M1PLY contact on both sides



## Fit Things Back Together

Now put big D-poly jog back as close as you can





- Need to get Cb, C, D signals into the latch in the future
- ▶ Those will most likely be routed on some type of metal
- So we need the M1 metal connection at the bottom

#### Plan For Clock Routing

- ▶ Break M1 output connection on inverter to leave room for horizontal M1 routing
  - I'll eventually route C and Cb through the cell horizontally on M1





### Bit Slice Plan

- ▶ Plan is to stitch these together to make a register
  - Inputs on top in M2
  - ▶ Outputs on bottom in M2
  - Clock and Clock-bar routed horizontally in M1



#### **Need Second Latch**

- ▶ Basically a copy of the first latch
  - ▶ But with reversed C and Cb connections
  - ▶ Copy the first layout...



## Expand from Latch to F/F

- Select and copy the first latch
- Now I need to reverse the C and Cb connections



### C/Cb Routing Plan

- Remember my C/Cb routing plan
  - Plan for where those wires can go



#### C/Cb Routing Plan Connect Clocks to 1st Latch ▶ Remember my ▶ Adjust contact positions for C/Cb routing the first plan enabled ▶ Plan for where those inverter wires can go



- Now shift the contacts the other way for the second latch
  - Makes the complementary C/Cb connection



## Connect Clocks to 2nd Latch

- Now shift the contacts the other way for the second latch
  - ▶ Makes the complementary C/Cb connection



#### Connect the Two Latches

Don't really need both top and bottom connections,

• O of first goes

Lower resistance paths

hurt



## Note Extra Routing Channels

Note that this vertical pitch, and this cell contents have left two additional M1 horizontal routing channels through the middle of the cell







▶ There's a little extra space

▶ Caused by wanting each latch to DRC on its own

▶ Could close this up by overlapping cells

Q0

Cb