

# Precision CMOS Single-Supply Rail-to-Rail Input/Output Wideband Operational Amplifiers

## AD8601/AD8602/AD8604

#### **FEATURES**

Low Offset Voltage: 500  $\mu$ V Max Single-Supply Operation: 2.7 V to 5.5 V Low Supply Current: 750  $\mu$ A/Amplifier

Wide Bandwidth: 8 MHz Slew Rate: 5 V/µs Low Distortion No Phase Reversal Low Input Currents Unity Gain Stable

APPLICATIONS
Current Sensing
Barcode Scanners
PA Controls
Battery-Powered Instrumentation
Multipole Filters
Sensors
ASIC Input or Output Amplifiers
Audio

#### **GENERAL DESCRIPTION**

The AD8601, AD8602, and AD8604 are single, dual, and quad rail-to-rail input and output single-supply amplifiers featuring very low offset voltage and wide signal bandwidth. These amplifiers use a new, patented trimming technique that achieves superior performance without laser trimming. All are fully specified to operate on a 3 V to 5 V single supply.

The combination of low offsets, very low input bias currents, and high speed make these amplifiers useful in a wide variety of applications. Filters, integrators, diode amplifiers, shunt current sensors, and high impedance sensors all benefit from the combination of performance features. Audio and other ac applications benefit from the wide bandwidth and low distortion. For the most cost-sensitive applications, the D grades offer this ac performance with lower dc precision at a lower price point.

Applications for these amplifiers include audio amplification for portable devices, portable phone headsets, bar code scanners, portable instruments, cellular PA controls, and multipole filters.

The ability to swing rail-to-rail at both the input and output enables designers to buffer CMOS ADCs, DACs, ASICs, and other wide output swing devices in single-supply systems.

#### FUNCTIONAL BLOCK DIAGRAM



The AD8601, AD8602, and AD8604 are specified over the extended industrial (-40°C to +125°C) temperature range. The AD8601, single, is available in the tiny 5-lead SOT-23 package. The AD8602, dual, is available in 8-lead MSOP and narrow SOIC surface-mount packages. The AD8604, quad, is available in 14-lead TSSOP and narrow SOIC packages.

SOT, MSOP, and TSSOP versions are available in tape and reel only.

#### REV. D

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# AD8601/AD8602/AD8604—SPECIFICATIONS

## **ELECTRICAL CHARACTERISTICS** ( $V_S=3~V,~V_{CM}=V_S/2,~T_A=25^{\circ}C,~unless~otherwise~noted.$ )

|                                                    |                          |                                                                                     | A Grade |      | D Grade   |         |       |          |                    |
|----------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|---------|------|-----------|---------|-------|----------|--------------------|
| Parameter                                          | Symbol                   | Conditions                                                                          | Min     | Typ  | Max       | Min     | Typ   | Max      | Unit               |
| INPUT CHARACTERISTICS                              |                          |                                                                                     |         |      |           |         |       |          |                    |
| Offset Voltage (AD8601/AD8602)                     | Vos                      | $0 \text{ V} \le \text{V}_{\text{CM}} \le 1.3 \text{ V}$                            |         | 80   | 500       |         | 1,100 | 6,000    | μV                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$               |         |      | 700       |         |       | 7,000    | μV                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              |         |      | 1,100     |         |       | 7,000    | μV                 |
|                                                    |                          | $0 \text{ V} \leq \text{V}_{\text{CM}} \leq 3 \text{ V*}$                           |         | 350  | 750       |         | 1,300 | 6,000    | μV                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$               |         |      | 1,800     |         |       | 7,000    | μV                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              |         |      | 2,100     |         |       | 7,000    | μV                 |
| Offset Voltage (AD8604)                            | Vos                      | $V_{CM} = 0 \text{ V to } 1.3 \text{ V}$                                            |         | 80   | 600       |         | 1,100 | 6,000    | μV                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$               |         |      | 800       |         |       | 7,000    | μV                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              |         |      | 1,600     |         |       | 7,000    | μV                 |
|                                                    |                          | $V_{CM} = 0 \text{ V to } 3.0 \text{ V*}$                                           |         | 350  | 800       |         | 1,300 | 6,000    | μV                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$               |         |      | 2,200     |         |       | 7,000    | μV                 |
|                                                    | _                        | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              |         |      | 2,400     |         |       | 7,000    | μV                 |
| Input Bias Current                                 | $I_{\rm B}$              |                                                                                     |         | 0.2  | 60        |         | 0.2   | 200      | pA                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$               |         | 25   | 100       |         | 25    | 200      | pA                 |
| T                                                  | _                        | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              |         | 150  | 1,000     |         | 150   | 1,000    | pΑ                 |
| Input Offset Current                               | I <sub>OS</sub>          | 400G (T. (1050G                                                                     |         | 0.1  | 30        |         | 0.1   | 100      | pA                 |
|                                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$               |         |      | 50<br>500 |         |       | 100      | pA                 |
| Innut Valtage Dange                                |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              |         |      | 500<br>3  |         |       | 500<br>3 | pA<br>V            |
| Input Voltage Range<br>Common-Mode Rejection Ratio | CMRR                     | $V_{CM} = 0 \text{ V to } 3 \text{ V}$                                              | 0<br>68 | 83   | 3         | 0<br>52 | 65    | 3        | dB                 |
| Large Signal Voltage Gain                          | A <sub>vo</sub>          | $V_{CM} = 0.7 \text{ V} = 0.5 \text{ V}$<br>$V_{O} = 0.5 \text{ V} = 0.5 \text{ V}$ | 00      | 63   |           | 32      | 00    |          | uь                 |
| Large Signal Voltage Gain                          | AVO                      | $R_{L} = 2 k\Omega , V_{CM} = 0 V$                                                  | 30      | 100  |           | 20      | 60    |          | V/mV               |
| Offset Voltage Drift                               | $\Delta V_{OS}/\Delta T$ | N 2 R22, V CM - 0 V                                                                 | 30      | 2    |           | 20      | 2     |          | μV/°C              |
| OUTPUT CHARACTERISTICS                             |                          |                                                                                     |         |      |           |         |       |          |                    |
| Output Voltage High                                | $V_{OH}$                 | $I_L = 1.0 \text{ mA}$                                                              | 2.92    | 2.95 |           | 2.92    | 2.95  |          | v                  |
| output voltage ringin                              | OH                       | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              | 2.88    | 2.75 |           | 2.88    | 2.75  |          | v                  |
| Output Voltage Low                                 | V <sub>OL</sub>          | $I_{L} = 1.0 \text{ mA}$                                                            |         | 20   | 35        |         | 20    | 35       | mV                 |
| <b>k</b>                                           | OL                       | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              |         |      | 50        |         |       | 50       | mV                 |
| Output Current                                     | $I_{OUT}$                |                                                                                     |         | ±30  |           |         | ±30   |          | mA                 |
| Closed-Loop Output Impedance                       | Z <sub>OUT</sub>         | $f = 1 \text{ MHz}, A_V = 1$                                                        |         | 12   |           |         | 12    |          | Ω                  |
| POWER SUPPLY                                       |                          |                                                                                     |         |      |           |         |       |          |                    |
| Power Supply Rejection Ratio                       | PSRR                     | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$                                             | 67      | 80   |           | 56      | 72    |          | dB                 |
| Supply Current/Amplifier                           | $I_{SY}$                 | $V_0 = 0 \text{ V}$                                                                 |         | 680  | 1,000     |         | 680   | 1,000    | μA                 |
| 11 3                                               | 31                       | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$              |         |      | 1,300     |         |       | 1,300    | μA                 |
| DYNAMIC PERFORMANCE                                |                          |                                                                                     |         |      |           |         |       |          |                    |
| Slew Rate                                          | SR                       | $R_{\rm L} = 2 \text{ k}\Omega$                                                     |         | 5.2  |           |         | 5.2   |          | V/µs               |
| Settling Time                                      | t <sub>S</sub>           | To 0.01%                                                                            |         | <0.5 |           |         | <0.5  |          | μs                 |
| Gain Bandwidth Product                             | GBP                      |                                                                                     |         | 8.2  |           |         | 8.2   |          | MHz                |
| Phase Margin                                       | Фо                       |                                                                                     |         | 50   |           |         | 50    |          | Degrees            |
| NOISE PERFORMANCE                                  |                          |                                                                                     |         |      |           |         |       |          |                    |
| Voltage Noise Density                              | e <sub>n</sub>           | f = 1 kHz                                                                           |         | 33   |           |         | 33    |          | $nV/\sqrt{Hz}$     |
|                                                    | e <sub>n</sub>           | f = 10 kHz                                                                          |         | 18   |           |         | 18    |          | $nV/\sqrt{Hz}$     |
| Current Noise Density                              | i <sub>n</sub>           |                                                                                     |         | 0.05 |           |         | 0.05  |          | pA/√ <del>Hz</del> |
|                                                    | II II                    |                                                                                     |         |      |           |         |       |          | r                  |

<sup>\*</sup>For V<sub>CM</sub> between 1.3 V and 1.8 V, V<sub>OS</sub> may exceed specified value.

-2- REV. D

Specifications subject to change without notice.

# $\begin{tabular}{ll} \textbf{ELECTRICAL CHARACTERISTICS} & (V_S = 5.0 \text{ V}, V_{CM} = V_S/2, T_A = 25^{\circ}\text{C}, unless otherwise noted.) \\ \end{tabular}$

| Parameter                                                                        | Symbol                                   | Conditions                                                                                                                                      | Min                 | A Grade<br>Typ                | Max                | Min                 | D Grade<br>Typ                | Max                 | Unit                                     |
|----------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------|--------------------|---------------------|-------------------------------|---------------------|------------------------------------------|
| INPUT CHARACTERISTICS                                                            |                                          |                                                                                                                                                 |                     |                               |                    |                     |                               |                     |                                          |
| Offset Voltage (AD8601/AD8602)                                                   | Vos                                      | $ 0 \text{ V} \le \text{V}_{\text{CM}} \le 5 \text{ V} $ $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C} $                |                     | 80                            | 500<br>1,300       |                     | 1,300                         | 6,000<br>7,000      | μV<br>μV                                 |
| Offset Voltage (AD8604)                                                          | Vos                                      | $V_{CM} = 0 \text{ V to 5 V} $<br>-40°C \le T_A \le +125°C                                                                                      |                     | 80                            | 600<br>1,700       |                     | 1,300                         | 6,000<br>7,000      | μV<br>uV                                 |
| Input Bias Current                                                               | $I_{\mathrm{B}}$                         | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$<br>$-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ |                     | 0.2                           | 60<br>100<br>1,000 |                     | 0.2                           | 200<br>200<br>1,000 | pA<br>pA<br>pA                           |
| Input Offset Current                                                             | I <sub>OS</sub>                          | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                            |                     | 0.1<br>6<br>25                | 30<br>50<br>500    |                     | 0.1<br>6<br>25                | 100<br>100<br>500   | pA<br>pA<br>pA                           |
| Input Voltage Range                                                              |                                          | 40 0 2 1 <sub>A</sub> 2 1125 0                                                                                                                  | 0                   | 23                            | 5                  | 0                   | 23                            | 5                   | V                                        |
| Common-Mode Rejection Ratio<br>Large Signal Voltage Gain                         | CMRR<br>A <sub>VO</sub>                  | $V_{CM} = 0 \text{ V to 5 V}$<br>$V_{O} = 0.5 \text{ V to 4.5 V},$<br>$R_{L} = 2 \text{ k}\Omega, V_{CM} = 0 \text{ V}$                         | 74<br>30            | 89<br>80                      |                    | 56<br>20            | 67<br>60                      |                     | dB<br>V/mV                               |
| Offset Voltage Drift                                                             | $\Delta V_{OS}/\Delta T$                 | TIL ZIZZS Y CM O Y                                                                                                                              |                     | 2                             |                    |                     | 2                             |                     | μV/°C                                    |
| OUTPUT CHARACTERISTICS                                                           |                                          |                                                                                                                                                 |                     |                               |                    |                     |                               |                     |                                          |
| Output Voltage High                                                              | V <sub>OH</sub>                          | $I_L = 1.0 \text{ mA}$ $I_L = 10 \text{ mA}$ $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$                                             | 4.925<br>4.7<br>4.6 | 4.975<br>4.77                 |                    | 4.925<br>4.7<br>4.6 | 4.975<br>4.77                 |                     | V<br>V<br>V                              |
| Output Voltage Low                                                               | V <sub>OL</sub>                          | $I_L = 1.0 \text{ mA}$ $I_L = 10 \text{ mA}$ $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$                                             |                     | 15<br>125                     | 30<br>175<br>250   |                     | 15<br>125                     | 30<br>175<br>250    | mV<br>mV<br>mV                           |
| Output Current<br>Closed-Loop Output Impedance                                   | I <sub>OUT</sub><br>Z <sub>OUT</sub>     | $f = 1 \text{ MHz}, A_V = 1$                                                                                                                    |                     | ±50<br>10                     |                    |                     | ±50<br>10                     |                     | $^{ m mA}_{\Omega}$                      |
| POWER SUPPLY                                                                     |                                          |                                                                                                                                                 |                     |                               |                    |                     |                               |                     |                                          |
| Power Supply Rejection Ratio<br>Supply Current/Amplifier                         | PSRR<br>I <sub>SY</sub>                  | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$<br>$V_O = 0 \text{ V}$<br>$-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$                        | 67                  | 80<br>750                     | 1,200<br>1,500     | 56                  | 72<br>750                     | 1,200<br>1,500      | dΒ<br>μΑ<br>μΑ                           |
| DYNAMIC PERFORMANCE                                                              |                                          |                                                                                                                                                 |                     |                               |                    |                     |                               |                     |                                          |
| Slew Rate Settling Time Full Power Bandwidth Gain Bandwidth Product Phase Margin | SR<br>t <sub>S</sub><br>BWp<br>GBP<br>Φο | $R_{L} = 2 k\Omega$ To 0.01% $< 1\% \text{ Distortion}$                                                                                         |                     | 6<br><1.0<br>360<br>8.4<br>55 |                    |                     | 6<br><1.0<br>360<br>8.4<br>55 |                     | V/µs<br>µs<br>kHz<br>MHz<br>Degrees      |
| NOISE PERFORMANCE<br>Voltage Noise Density                                       | e <sub>n</sub>                           | f = 1 kHz<br>f = 10 kHz                                                                                                                         |                     | 33<br>18                      |                    |                     | 33<br>18                      |                     | nV/√ <del>Hz</del><br>nV/√ <del>Hz</del> |
| Current Noise Density                                                            | i <sub>n</sub>                           | f = 1  kHz                                                                                                                                      |                     | 0.05                          |                    |                     | 0.05                          |                     | pA/√Hz                                   |

Specifications subject to change without notice.

REV. D –3–

#### ABSOLUTE MAXIMUM RATINGS\*

| ADSOLUTE MITAIMUM MITINGS                        |
|--------------------------------------------------|
| Supply Voltage 6 V                               |
| Input Voltage GND to V <sub>S</sub>              |
| Differential Input Voltage ±6 V                  |
| Storage Temperature Range                        |
| R, RM, RT, RU Packages65°C to +150°C             |
| Operating Temperature Range                      |
| AD8601/AD8602/AD860440°C to +125°C               |
| Junction Temperature Range                       |
| R, RM, RT, RU Packages65°C to +150°C             |
| Lead Temperature Range (Soldering, 60 sec) 300°C |
| ESD 2 kV HBM                                     |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Package Type       | $\theta_{JA}$ * | $\theta_{ m JC}$ | Unit |
|--------------------|-----------------|------------------|------|
| 5-Lead SOT-23 (RT) | 230             | 92               | °C/W |
| 8-Lead SOIC (R)    | 158             | 43               | °C/W |
| 8-Lead MSOP (RM)   | 210             | 45               | °C/W |
| 14-Lead SOIC (R)   | 120             | 36               | °C/W |
| 14-Lead TSSOP (RU) | 180             | 35               | °C/W |

<sup>\*</sup> $\theta_{JA}$  is specified for worst-case conditions, i.e.,  $\theta_{JA}$  is specified for device in socket for PDIP packages;  $\theta_{JA}$  is specified for device soldered onto a circuit board for surface-mount packages.

#### **ORDERING GUIDE**

|                 | Temperature     | Package       | Package |          |
|-----------------|-----------------|---------------|---------|----------|
| Model           | Range           | Description   | Option  | Branding |
| AD8601ART-R2    | −40°C to +125°C | 5-Lead SOT-23 | RT-5    | AAA      |
| AD8601ART-REEL  | −40°C to +125°C | 5-Lead SOT-23 | RT-5    | AAA      |
| AD8601ART-REEL7 | −40°C to +125°C | 5-Lead SOT-23 | RT-5    | AAA      |
| AD8601DRT-R2    | −40°C to +125°C | 5-Lead SOT-23 | RT-5    | AAD      |
| AD8601DRT-REEL  | −40°C to +125°C | 5-Lead SOT-23 | RT-5    | AAD      |
| AD8601DRT-REEL7 | −40°C to +125°C | 5-Lead SOT-23 | RT-5    | AAD      |
| AD8602AR        | −40°C to +125°C | 8-Lead SOIC   | R-8     |          |
| AD8602AR-REEL7  | −40°C to +125°C | 8-Lead SOIC   | R-8     |          |
| AD8602AR-R2     | −40°C to +125°C | 8-Lead SOIC   | R-8     |          |
| AD8602DR        | −40°C to +125°C | 8-Lead SOIC   | R-8     |          |
| AD8602DR-REEL   | −40°C to +125°C | 8-Lead SOIC   | R-8     |          |
| AD8602DR-REEL7  | −40°C to +125°C | 8-Lead SOIC   | R-8     |          |
| AD8602ARM-R2    | −40°C to +125°C | 8-Lead MSOP   | RM-8    | ABA      |
| AD8602ARM-REEL  | −40°C to +125°C | 8-Lead MSOP   | RM-8    | ABA      |
| AD8602DRM-REEL  | −40°C to +125°C | 8-Lead MSOP   | RM-8    | ABD      |
| AD8604AR        | −40°C to +125°C | 14-Lead SOIC  | R-14    |          |
| AD8604AR-REEL   | −40°C to +125°C | 14-Lead SOIC  | R-14    |          |
| AD8604AR-REEL7  | −40°C to +125°C | 14-Lead SOIC  | R-14    |          |
| AD8604DR        | −40°C to +125°C | 14-Lead SOIC  | R-14    |          |
| AD8604DR-REEL   | −40°C to +125°C | 14-Lead SOIC  | R-14    |          |
| AD8604ARU       | −40°C to +125°C | 14-Lead TSSOP | RU-14   |          |
| AD8604ARU-REEL  | −40°C to +125°C | 14-Lead TSSOP | RU-14   |          |
| AD8604DRU       | −40°C to +125°C | 14-Lead TSSOP | RU-14   |          |
| AD8604DRU-REEL  | −40°C to +125°C | 14-Lead TSSOP | RU-14   |          |

#### CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8601/AD8602/AD8604 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-4- REV. D

# Typical Performance Characteristics—AD8601/AD8602/AD8604



TPC 1. Input Offset Voltage Distribution



TPC 2. Input Offset Voltage Distribution



TPC 3. Input Offset Voltage Drift Distribution



TPC 4. Input Offset Voltage Drift Distribution



TPC 5. Input Offset Voltage vs. Common-Mode Voltage



TPC 6. Input Offset Voltage vs. Common-Mode Voltage

REV. D –5–



TPC 7. Input Bias Current vs. Temperature



TPC 8. Input Bias Current vs. Temperature



TPC 9. Input Bias Current vs. Common-Mode Voltage



TPC 10. Input Offset Current vs. Temperature



TPC 11. Input Offset Current vs. Temperature



TPC 12. Output Voltage to Supply Rail vs. Load Current

-6- REV. D



TPC 13. Output Voltage to Supply Rail vs. Load Current



TPC 14. Output Voltage Swing vs. Temperature



TPC 15. Output Voltage Swing vs. Temperature



TPC 16. Output Voltage Swing vs. Temperature



TPC 17. Output Voltage Swing vs. Temperature



TPC 18. Open-Loop Gain and Phase vs. Frequency

REV. D -7-



TPC 19. Open-Loop Gain and Phase vs. Frequency



TPC 20. Closed-Loop Gain vs. Frequency



TPC 21. Closed-Loop Gain vs. Frequency



TPC 22. Closed-Loop Output Voltage Swing vs. Frequency



TPC 23. Closed-Loop Output Voltage Swing vs. Frequency



TPC 24. Output Impedance vs. Frequency

-8- REV. D



TPC 25. Output Impedance vs. Frequency



TPC 26. Common-Mode Rejection Ratio vs. Frequency



TPC 27. Common-Mode Rejection Ratio vs. Frequency



TPC 28. Power Supply Rejection Ratio vs. Frequency



TPC 29. Small Signal Overshoot vs. Load Capacitance



TPC 30. Small Signal Overshoot vs. Load Capacitance

REV. D –9–



TPC 31. Supply Current per Amplifier vs. Temperature



TPC 32. Supply Current per Amplifier vs. Temperature



TPC 33. Supply Current per Amplifier vs. Supply Voltage



TPC 34. Total Harmonic Distortion + Noise vs. Frequency



TPC 35. Voltage Noise Density vs. Frequency



TPC 36. Voltage Noise Density vs. Frequency

-10- REV. D



TPC 37. Voltage Noise Density vs. Frequency



TPC 38. Voltage Noise Density vs. Frequency



TPC 39. 0.1 Hz to 10 Hz Input Voltage Noise



TPC 40. 0.1 Hz to 10 Hz Input Voltage Noise



TPC 41. Small Signal Transient Response



TPC 42. Small Signal Transient Response

REV. D –11–



TPC 43. Large Signal Transient Response



TPC 44. Large Signal Transient Response



TPC 45. No Phase Reversal



TPC 46. No Phase Reversal



TPC 47. Settling Time



TPC 48. Output Swing vs. Settling Time

–12– REV. D



TPC 49. Output Swing vs. Settling Time

#### THEORY OF OPERATION

The AD8601/AD8602/AD8604 family of amplifiers are rail-to-rail input and output precision CMOS amplifiers that operate from 2.7 V to 5.0 V of power supply voltage. These amplifiers use Analog Devices' DigiTrim® technology to achieve a higher degree of precision than available from most CMOS amplifiers. DigiTrim technology is a method of trimming the offset voltage of the amplifier after it has already been assembled. The advantage in post-package trimming lies in the fact that it corrects any offset voltages due to the mechanical stresses of assembly. This technology is scalable and used with every package option, including SOT-23-5, providing lower offset voltages than previously achieved in these small packages.

The DigiTrim process is done at the factory and does not add additional pins to the amplifier. All AD860x amplifiers are available in standard op amp pinouts, making DigiTrim completely transparent to the user. The AD860x can be used in any precision op amp application.

The input stage of the amplifier is a true rail-to-rail architecture, allowing the input common-mode voltage range of the op amp to extend to both positive and negative supply rails. The voltage swing of the output stage is also rail-to-rail and is achieved by using an NMOS and PMOS transistor pair connected in a common-source configuration. The maximum output voltage swing is proportional to the output current, and larger currents will limit how close the output voltage can get to the supply rail. This is a characteristic of all rail-to-rail output amplifiers. With 1 mA of output current, the output voltage can reach within 20 mV of the positive rail and within 15 mV of the negative rail. At light loads of >100 k $\Omega$ , the output swings within ~1 mV of the supplies.

The open-loop gain of the AD860x is 80 dB, typical, with a load of 2 k $\Omega$ . Because of the rail-to-rail output configuration, the gain of the output stage and the open-loop gain of the amplifier are dependent on the load resistance. Open-loop gain will decrease with smaller load resistances. Again, this is a characteristic inherent to all rail-to-rail output amplifiers.

#### Rail-to-Rail Input Stage

The input common-mode voltage range of the AD860x extends to both positive and negative supply voltages. This maximizes the usable voltage range of the amplifier, an important feature for single-supply and low voltage applications. This rail-to-rail input range is achieved by using two input differential pairs, one NMOS and one PMOS, placed in parallel. The NMOS pair is active at the upper end of the common-mode voltage range, and the PMOS pair is active at the lower end.

The NMOS and PMOS input stages are separately trimmed using DigiTrim to minimize the offset voltage in both differential pairs. Both NMOS and PMOS input differential pairs are active in a 500 mV transition region, when the input commonmode voltage is between approximately 1.5 V and 1 V below the positive supply voltage. Input offset voltage will shift slightly in this transition region, as shown in TPCs 5 and 6. Commonmode rejection ratio will also be slightly lower when the input common-mode voltage is within this transition band. Compared to the Burr Brown OPA2340 rail-to-rail input amplifier, shown in Figure 1, the AD860x, shown in Figure 2, exhibits lower offset voltage shift across the entire input common-mode range, including the transition region.



Figure 1. Burr Brown OPA2340UR Input Offset Voltage vs. Common-Mode Voltage, 24 SOIC Units @ 25°C



Figure 2. AD8602AR Input Offset Voltage vs. Common-Mode Voltage, 300 SOIC Units @ 25°C

REV. D –13–

#### Input Overvoltage Protection

As with any semiconductor device, if a condition could exist that would cause the input voltage to exceed the power supply, the device's input overvoltage characteristic must be considered. Excess input voltage will energize internal PN junctions in the AD860x, allowing current to flow from the input to the supplies.

This input current will not damage the amplifier, provided it is limited to 5 mA or less. This can be ensured by placing a resistor in series with the input. For example, if the input voltage could exceed the supply by 5 V, the series resistor should be at least (5 V/5 mA) = 1 k $\Omega$ . With the input voltage within the supply rails, a minimal amount of current is drawn into the inputs, which, in turn, causes a negligible voltage drop across the series resistor. Therefore, adding the series resistor will not adversely affect circuit performance.

#### Overdrive Recovery

Overdrive recovery is defined as the time it takes the output of an amplifier to come off the supply rail when recovering from an overload signal. This is tested by placing the amplifier in a closed-loop gain of 10 with an input square wave of 2 V p-p while the amplifier is powered from either 5 V or 3 V.

The AD860x has excellent recovery time from overload conditions. The output recovers from the positive supply rail within 200 ns at all supply voltages. Recovery from the negative rail is within 500 ns at 5 V supply, decreasing to within 350 ns when the device is powered from 2.7 V.

#### Power-On Time

Power-on time is important in portable applications, where the supply voltage to the amplifier may be toggled to shut down the device to improve battery life. Fast power-up behavior ensures that the output of the amplifier will quickly settle to its final voltage, improving the power-up speed of the entire system. Once the supply voltage reaches a minimum of 2.5 V, the AD860x will settle to a valid output within 1  $\mu$ s. This turn-on response time is faster than many other precision amplifiers, which can take tens or hundreds of microseconds for their outputs to settle.

#### Using the AD8602 in High Source Impedance Applications

The CMOS rail-to-rail input structure of the AD860x allows these amplifiers to have very low input bias currents, typically 0.2 pA. This allows the AD860x to be used in any application that has a high source impedance or must use large value resistances around the amplifier. For example, the photodiode amplifier circuit shown in Figure 3 requires a low input bias current op amp to reduce output voltage error. The AD8601 minimizes offset errors due to its low input bias current and low offset voltage.

The current through the photodiode is proportional to the incident light power on its surface. The 4.7  $M\Omega$  resistor converts this current into a voltage, with the output of the AD8601 increasing at 4.7 V/ $\mu$ A. The feedback capacitor reduces excess noise at higher frequencies by limiting the bandwidth of the circuit to

$$BW = \frac{1}{2\pi (4.7 \ M\Omega)C_F} \tag{1}$$

Using a 10 pF feedback capacitor limits the bandwidth to approximately 3.3 kHz.



Figure 3. Amplifier Photodiode Circuit

#### High- and Low-Side Precision Current Monitoring

Because of its low input bias current and low offset voltage, the AD860x can be used for precision current monitoring. The true rail-to-rail input feature of the AD860x allows the amplifier to monitor current on either high-side or low-side. Using both amplifiers in an AD8602 provides a simple method for monitoring both current supply and return paths for load or fault detection. Figures 4 and 5 demonstrate both circuits.



Figure 4. A Low-Side Current Monitor



Figure 5. A High-Side Current Monitor

Voltage drop is created across the  $0.1~\Omega$  resistor that is proportional to the load current. This voltage appears at the inverting input of the amplifier due to the feedback correction around the op amp. This creates a current through R1 which, in turn, pulls current through R2. For the low-side monitor, the monitor output voltage is given by

Monitor Output = 
$$3V - \left[R2 \times \left(\frac{R_{SENSE}}{R1}\right) \times I_L\right]$$
 (2)

-14- REV. D

For the high-side monitor, the monitor output voltage is

$$Monitor\ Output = R2 \times \left(\frac{R_{SENSE}}{R1}\right) \times I_L \tag{3}$$

Using the components shown, the monitor output transfer function is 2.5 V/A.

Using the AD8601 in Single-Supply Mixed-Signal Applications Single-supply mixed-signal applications requiring 10 or more bits of resolution demand both a minimum of distortion and a maximum range of voltage swing to optimize performance. To ensure that the A/D or D/A converters achieve their best performance, an amplifier often must be used for buffering or signal conditioning. The 750  $\mu V$  maximum offset voltage of the AD8601 allows the amplifier to be used in 12-bit applications powered from a 3 V single supply, and its rail-to-rail input and output ensure no signal clipping.

Figure 6 shows the AD8601 used as an input buffer amplifier to the AD7476, a 12-bit 1 MHz A/D converter. As with most A/D converters, total harmonic distortion (THD) increases with higher source impedances. By using the AD8601 in a buffer configuration, the low output impedance of the amplifier minimizes THD while the high input impedance and low bias current of the op amp minimizes errors due to source impedance. The 8 MHz gain-bandwidth product of the AD8601 ensures no signal attenuation up to 500 kHz, which is the maximum Nyquist frequency for the AD7476.



Figure 6. A Complete 3 V 12-Bit 1 MHz A/D Conversion System

Figure 7 demonstrates how the AD8601 can be used as an output buffer for the DAC for driving heavy resistive loads. The AD5320 is a 12-bit D/A converter that can be used with clock frequencies up to 30 MHz and signal frequencies up to 930 kHz. The rail-to-rail output of the AD8601 allows it to swing within 100 mV of the positive supply rail while sourcing 1 mA of current. The total current drawn from the circuit is less than 1 mA, or 3 mW from a 3 V single supply.



Figure 7. Using the AD8601 as a DAC Output Buffer to Drive Heavy Loads

The AD8601, AD7476, and AD5320 are all available in space-saving SOT-23 packages.

#### PC100 Compliance for Computer Audio Applications

Because of its low distortion and rail-to-rail input and output, the AD860x is an excellent choice for low-cost, single-supply audio applications, ranging from microphone amplification to line output buffering. TPC 34 shows the total harmonic distortion plus noise (THD + N) figures for the AD860x. In unity gain, the amplifier has a typical THD + N of 0.004%, or –86 dB, even with a load resistance of 600  $\Omega$ . This is compliant with the PC100 specification requirements for audio in both portable and desktop computers.

Figure 8 shows how an AD8602 can be interfaced with an AC'97 codec to drive the line output. Here, the AD8602 is used as a unity-gain buffer from the left and right outputs of the AC'97 codec. The 100  $\mu F$  output coupling capacitors block dc current and the 20  $\Omega$  series resistors protect the amplifier from short circuits at the jack.



Figure 8. A PC100 Compliant Line Output Amplifier

#### SPICE Model

The SPICE macro-model for the AD860x amplifier is available and can be downloaded from the Analog Devices website at www.analog.com. The model will accurately simulate a number of both dc and ac parameters, including open-loop gain, bandwidth, phase margin, input voltage range, output voltage swing versus output current, slew rate, input voltage noise, CMRR, PSRR, and supply current versus supply voltage. The model is optimized for performance at 27°C. Although it will function at different temperatures, it may lose accuracy with respect to the actual behavior of the AD860x.

REV. D –15–

#### **OUTLINE DIMENSIONS**

## 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14)

Dimensions shown in millimeters

#### 5.00 A A A A A 4.50 4.40 4.30 6.40 BSC PIN 1 1.05 1.00 BSC 1.20 1.20 MAX 0.80 0.75 -0.60 0.15 0.30 0.45 0.05 SFATING COPLANARITY 0.10

COMPLIANT TO JEDEC STANDARDS MO-153AB-1

## 14-Lead Standard Small Outline Package [SOIC] (R-14)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## 5-Lead Small Outline Transistor Package [SOT-23] (RT-5)

Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MO-178AA

## 8-Lead Mini Small Outline Package [MSOP] (RM-8)

Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MO-187AA

#### 8-Lead Standard Small Outline Package [SOIC]

(R-8)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

–16– REV. D

# **Revision History**

| Location                                        | Page   |
|-------------------------------------------------|--------|
| 11/03—Data Sheet changed from REV. C to REV. D. |        |
| Changes to FEATURES                             |        |
| Changes to ORDERING GUIDE                       |        |
| 3/03—Data Sheet changed from REV. B to REV. C.  |        |
| Changes to FEATURES                             |        |
| 3/03—Data Sheet changed from REV. A to REV. B.  |        |
| Change to FEATURES                              |        |
| Change to FUNCTIONAL BLOCK DIAGRAMS             |        |
| Change to TPC 39                                | 11     |
| Changes to Figures 4 and 5                      | 14     |
| Changes to Equations 2 and 3                    | 14, 15 |
| Updated OUTLINE DIMENSIONS                      |        |

REV. D -17-