# **Quad 3-State D Flip-Flop with Common Clock and Reset**

# **High-Performance Silicon-Gate CMOS**

The MC74HC173 is identical in pinout to the LS173. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

Data, when enabled, are clocked into the four D flip-flops with the rising edge of the common Clock. When either or both of the Output Enable Controls is high, the outputs are in a high-impedance state. This feature allows the HC173 to be used in bus-oriented systems. The Reset feature is asynchronous and active high.

- Output Drive Capability: 15 LSTTL Loads
- · Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1 μA
- · High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity 208 FETs or 52 Equivalent Gates

#### **LOGIC DIAGRAM**



# MC74HC173





#### **FUNCTION TABLE**

|          | Inputs  |       |       |              |     |      | Output         |
|----------|---------|-------|-------|--------------|-----|------|----------------|
| Output I | Enables |       |       | Data Enables |     | Data |                |
| OE1      | OE2     | Reset | Clock | DE1          | DE2 | D    | Q              |
| L        | L       | Н     | Х     | Х            | Х   | Х    | L              |
| L        | L       | L     | L     | Х            | Χ   | Х    | No Change      |
| L        | L       | L     | Н     | Х            | Χ   | Х    | No Change      |
| L        | L       | L     |       | Н            | Χ   | Х    | No Change      |
| L        | L       | L     |       | Х            | Н   | Х    | No Change      |
| L        | L       | L     |       | L            | L   | L    | L              |
| L        | L       | L     |       | L            | L   | Н    | Н              |
| L        | L       | L     | ~     | Х            | Χ   | Х    | No Change      |
| L        | Н       | Х     | Χ     | Х            | Χ   | Х    | High Impedance |
| Н        | L       | Х     | Х     | Х            | Χ   | Х    | High Impedance |
| Н        | Н       | Х     | Х     | Х            | Х   | Х    | High Impedance |

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                        | Value                          | Unit |
|------------------|----------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                            | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                             | - 1.5 to V <sub>CC</sub> + 1.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                            | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                        | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                       | ± 35                           | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                                  | ± 75                           | mA   |
| PD               | Power Dissipation in Still Air Plastic DIP† SOIC Package†                        | 750<br>500                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                              | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package) | 260                            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$  VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused outputs must be left open.

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            |                                        |             | Max                | Unit |
|------------------------------------|------------------------------------------------------|----------------------------------------|-------------|--------------------|------|
| VCC                                | DC Supply Voltage (Referenced to GND)                |                                        |             | 6.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                        |             | VCC                | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             |                                        |             | + 125              | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time V (Figure 1) V              | CC = 2.0 V<br>CC = 4.5 V<br>CC = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                |                                                                                                                                         |                   | Guaranteed Limit   |                    |                    |      |
|-----------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                      | Test Conditions                                                                                                                         | V <sub>CC</sub>   | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| VIH             | Minimum High-Level Input<br>Voltage            | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                  | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| VIL             | Maximum Low–Level Input<br>Voltage             | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                  | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | V    |
| VOH             | Minimum High-Level Output<br>Voltage           | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \le 6.0 \text{ mA}$<br>$ I_{\text{out}}  \le 7.8 \text{ mA}$ | 4.5<br>6.0        | 3.98<br>5.48       | 3.84<br>5.34       | 3.70<br>5.20       |      |
| VOL             | Maximum Low–Level Output<br>Voltage            | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{Out}}  \le 6.0 \text{ mA}$<br>$ I_{\text{out}}  \le 7.8 \text{ mA}$ | 4.5<br>6.0        | 0.26<br>0.26       | 0.33<br>0.33       | 0.40<br>0.40       |      |
| l <sub>in</sub> | Maximum Input Leakage Current                  | $V_{in} = V_{CC}$ or GND                                                                                                                | 6.0               | ± 0.1              | ± 1.0              | ± 1.0              | μΑ   |
| loz             | Maximum Three–State<br>Leakage Current         | Output in High-Impedance State $V_{in} = V_{IL} \text{ or } V_{IH}$ $V_{out} = V_{CC} \text{ or GND}$                                   | 6.0               | ± 0.5              | ± 5.0              | ± 10               | μА   |
| lcc             | Maximum Quiescent Supply Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA                                                                     | 6.0               | 8                  | 80                 | 160                | μΑ   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

<sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

SOIC Package: - 7 mW/°C from 65° to 125°C

# AC ELECTRICAL CHARACTERISTICS ( $C_L = 50$ pF, Input $t_f = t_f = 6$ ns)

|                  |                                                                         |                   | Gu              | Guaranteed Limit |                 |      |
|------------------|-------------------------------------------------------------------------|-------------------|-----------------|------------------|-----------------|------|
| Symbol           | Parameter                                                               | v <sub>CC</sub>   | – 55 to<br>25°C | ≤ 85°C           | ≤ 125°C         | Unit |
| f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 5)              | 2.0<br>4.5<br>6.0 | 6.0<br>30<br>35 | 4.8<br>24<br>28  | 4.0<br>20<br>24 | MHz  |
| tPLH,<br>tPHL    | Maximum Propagation Delay, Clock to Q (Figures 1 and 5)                 | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37  | 265<br>53<br>45 | ns   |
| <sup>t</sup> PHL | Maximum Propagation Delay, Reset to Q (Figures 2 and 5)                 | 2.0<br>4.5<br>6.0 | 150<br>30<br>26 | 190<br>38<br>33  | 225<br>45<br>38 | ns   |
| tPLZ,<br>tPHZ    | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6)         | 2.0<br>4.5<br>6.0 | 150<br>30<br>26 | 190<br>38<br>33  | 225<br>45<br>38 | ns   |
| tPZL,<br>tPZH    | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6)         | 2.0<br>4.5<br>6.0 | 150<br>30<br>26 | 190<br>38<br>33  | 225<br>45<br>38 | ns   |
| tTLH,<br>tTHL    | Maximum Output Transition Time, Any Output (Figures 1 and 5)            | 2.0<br>4.5<br>6.0 | 60<br>12<br>10  | 75<br>15<br>13   | 90<br>18<br>15  | ns   |
| C <sub>in</sub>  | Maximum Input Capacitance                                               | _                 | 10              | 10               | 10              | pF   |
| C <sub>out</sub> | Maximum Three–State Output Capacitance (Output in High–Impedance State) |                   | 15              | 15               | 15              | pF   |

## NOTES:

- 1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).
- 2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                 |                                                | Typical @ 25°C, $V_{CC} = 5.0 \text{ V}$ |    | l |
|-----------------|------------------------------------------------|------------------------------------------|----|---|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Flip-Flop)* | 35                                       | pF |   |

<sup>\*</sup> Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

# **TIMING REQUIREMENTS** (Input $t_f = t_f = 6 \text{ ns}$ )

|                                 |                                                           |                   | Guaranteed Limit   |                    |                    |      |
|---------------------------------|-----------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol                          | Parameter                                                 | v <sub>CC</sub>   | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Input D or DE to Clock (Figure 4)     | 2.0<br>4.5<br>6.0 | 100<br>20<br>17    | 125<br>25<br>21    | 150<br>30<br>26    | ns   |
| th                              | Minimum Hold Time, Clock to Input D or DE (Figure 4)      | 2.0<br>4.5<br>6.0 | 3<br>3<br>3        | 3<br>3<br>3        | 3<br>3<br>3        | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Clock (Figure 2) | 2.0<br>4.5<br>6.0 | 90<br>18<br>15     | 115<br>23<br>20    | 135<br>27<br>23    | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Clock<br>(Figure 1)                  | 2.0<br>4.5<br>6.0 | 80<br>16<br>14     | 100<br>20<br>17    | 120<br>24<br>20    | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Reset<br>(Figure 2)                  | 2.0<br>4.5<br>6.0 | 80<br>16<br>14     | 100<br>20<br>17    | 120<br>24<br>20    | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)           | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### **PIN DESCRIPTIONS**

#### **INPUTS**

# D0, D1, D2, D3 (Pins 14, 13, 12, 11)

4—bit data inputs. Data on these pins, when enabled by the Data—Enable Controls, are entered into the flip—flops on the rising edge of the clock.

## CLOCK (Pin 7)

Clock input.

#### **OUTPUTS**

#### Q0, Q1, Q2, Q3 (Pins 3, 4, 5, 6)

3-state register outputs. During normal operation of the device, the outputs of the D flip-flops appear at these pins. During 3-state operation, these outputs assume a high-impedance state.

#### **CONTROL INPUT**

#### Reset (Pin 15)

Asynchronous reset input. A high level on this pin resets all flip—flops and forces the Q outputs low, if they are not already in high—impedance state.

## DE1, DE2 (Pins 9, 10)

Active—low Data Enable Control inputs. When both Data Enable Controls are low, data at the D inputs are loaded into the flip—flops with the rising edge of the Clock input. When either or both of these controls are high, there is no change in the state of the flip—flops, regardless of any changes at the D or Clock inputs.

#### OE1, OE2 (Pins 1, 2)

Output Enable Control inputs. When either or both of the Output Enable Controls are high, the Q outputs of the device are in the high-impedance state. When both controls are low, the device outputs display the data in the flip-flops.

#### **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4.

# **TEST CIRCUITS**







\* Includes all probe and jig capacitance

Figure 5.

Figure 6.

# **LOGIC DETAIL**



#### **OUTLINE DIMENSIONS**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.
  DIMENSION L TO CENTER OF LEADS WHEN
- FORMED PARALLEL. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
- ROUNDED CORNERS OPTIONAL.

|     | INC   | HES      | MILLIMETERS |         |  |
|-----|-------|----------|-------------|---------|--|
| DIM | MIN   | MAX      | MIN         | MAX     |  |
| Α   | 0.740 | 0.770    | 18.80       | 19.55   |  |
| В   | 0.250 | 0.270    | 6.35        | 6.85    |  |
| С   | 0.145 | 0.175    | 3.69        | 4.44    |  |
| D   | 0.015 | 0.021    | 0.39        | 0.53    |  |
| F   | 0.040 | 0.070    | 1.02        | 1.77    |  |
| G   | 0.    | 100 BSC  | 2           | .54 BSC |  |
| Н   | 0.    | .050 BSC | 1           | .27 BSC |  |
| J   | 0.008 | 0.015    | 0.21        | 0.38    |  |
| K   | 0.110 | 0.130    | 2.80        | 3.30    |  |
| L   | 0.295 | 0.305    | 7.50        | 7.74    |  |
| М   | 0°    | 10°      | 0°          | 10°     |  |
| S   | 0.020 | 0.040    | 0.51        | 1.01    |  |



#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE
- MOLD PROTRUSION
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INC   | HES   |
|-----|-------------|-------|-------|-------|
| DIM | MIN         | MAX   | MIN   | MAX   |
| Α   | 9.80        | 10.00 | 0.386 | 0.393 |
| В   | 3.80        | 4.00  | 0.150 | 0.157 |
| С   | 1.35        | 1.75  | 0.054 | 0.068 |
| D   | 0.35        | 0.49  | 0.014 | 0.019 |
| F   | 0.40        | 1.25  | 0.016 | 0.049 |
| G   | 1.2         | 7 BSC | 0.050 | BSC   |
| J   | 0.19        | 0.25  | 0.008 | 0.009 |
| K   | 0.10        | 0.25  | 0.004 | 0.009 |
| M   | 0°          | 7°    | 0° 7  |       |
| Р   | 5.80        | 6.20  | 0.229 | 0.244 |
| R   | 0.25        | 0.50  | 0.010 | 0.019 |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and 👫 are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447

MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298



MC74HC173/D