



3 **INTERFACES** U<sub>6</sub>B Only PORT A pins are interrupt-capable! JWL01 RDIO0 PA0/MIC\_BIAS/I2S\_SD\_RX/QDEC\_IDX/SGPIO/BT\_UART\_RTS/ANT\_SEL JWL02 RDIO2 PA1/MIC2\_N/I2S\_SD\_TX0 JWL02 RDIO4 PA2/MIC2 P/I2S CLK/QDEC PHB/SGPIO OUT/BT UART TXD/TRSW P JWL01 RDIO2 PA4/MIC1\_P/I2S\_WS/QDEC\_PHA/BT\_UART\_RXD/TRSW\_N JWL01 RDIO4 PA5/AUXIN\_L/SD\_WP/TRSW\_P JWL02 RFSW PA6/AUXIN R/SD CD/TRSW N JWL02 RDIO0 JWL02 RDIO5 TAMPER JWL02 MOSI PA12/LP\_UART\_TXD/SPI1\_MOSI/HS\_PWM0/LP\_PWM0/I2S\_MCLK/ANT\_SEL\_N/GRANT\_BT/EN\_EXLNA/KEY\_ROW0/LGPI0[0 JWL02\_MISO PA13/LP\_UART\_RXD/SPI1\_MISO/HS\_PWM1/LP\_PWM1/I2S\_SD\_TX1/ANT\_SEL\_P/GRANT\_BT\_N/EN\_EXPA/KEY\_ROW1/LGPI0[ JWL02 SCK PA14/LP UART RTS/SPI1 CLK/I2S SD TX2/ANT SEL N/SICK/BT DIS/RTC OUT/KEY ROW2/LGPI0[2 36 JWL02 NSS PA15/LP\_UART\_CTS/SPI1\_CS/ANT\_SEL\_P/SIDD/BT\_WAKE\_HOST/RTC EXT\_32K/KEY\_ROW3/KEY\_COL6/LGPI0[3 JWL01 MOSI PA16/HS\_UART0\_RTS/SPI0\_MOSI/BT\_FW\_LOG\_TXD/ANT\_SEL\_N/HOST\_WAKE\_BT/KEY\_ROW4/KEY\_COL JWL01 MISO PA17/HS\_UART0\_CTS/SPI0\_MISO/ANT\_SEL\_P/BT\_CLK\_REQ/KEY\_ROW6/KEY\_COL JWL01 SCK PA18/HS UARTO TXD/SPIO CLK/JTAG CLK/MBOX I2C SDA/RTC OUT/KEY ROW5/KEY COL-JWL01 NSS PA19/HS UART0\_RXD/SPI0\_CS/LCD\_D0/JTAG\_TRST/MBOX\_I2C\_SCL/KEY\_COL2 EXP INT PA20/LCD D1/KEY COL7 LTE RX PA21/HS\_UART0\_TXD/HS\_USI\_UART\_RTS/KEY\_ROW7 LTE TX PA22/HS\_UART0\_RXD/HS\_USI\_UART\_CTS PMIC\_INT PA23/HS\_USI\_UART\_TXD/HS\_UART0\_RTS/HS\_USI\_I2C\_SCL/HS\_PWM2/LP\_PWM2/LCD\_D ETH INT PA24/HS\_USI\_UART\_RXD/HS\_UART0\_CTS/HS\_USI\_I2C\_SDA/HS\_PWM3/LP\_PWM3/LCD\_D 55 ETH MOSI PA25/HSDM/LP UART RXD/HS USI SPI MOSI/IR TX/LP I2C SCL/HS PWM4/LP PWM4/LCD D9/BT I2C SCL/MBOX I2C INT/KEY COL ETH MISO PA26/HSDP/LP\_UART\_TXD/HS\_USI\_SPI\_MISO/IR\_RX/LP\_I2C\_SDA/HS\_PWM5/LP\_PWM5/LCD\_D8/BT\_I2C\_SDA/BT\_ACT/KEY\_COL ETH CS PA28/RREF/LP\_UART\_CTS/HS\_USI\_SPI\_CS/HS\_PWM6/LP\_PWM0/LCD\_D7/BT\_CK 51 ETH CLK PA30/VBUS OTG/SPS SEL/HS USI SPI CLK/HS PWM7/LP PWM1/LCD D6/EXTBT UART RTS 49 SCL PA31/LP I2C SCL/LCD D4 SDA 0: 1V1 LDO PB0/LP I2C SDA/LCD D5 PWR SW 1: 1V1 PWM PB1/LP\_UART\_TXD/DMIC\_CLK/SGPIO\_OUT/BT\_GPIO[1]/ANT\_SEL\_N/BT\_STE/EN\_EXLNA/HS\_TIM4\_TRIG JWL02 RST PB2/ADC\_CH5/LP\_UART\_RXD/DMIC\_DATA/SGPIO/BT\_GPIO[0]/ANT\_SEL\_P/PCM\_CLK/EN\_EXPA/HS\_TIM5\_TRIG ON HOLD PB4/TOUCH\_KEY0/ID\_OTG/SPI1\_MOSI/RTC EXT\_32K/HS\_PWM8/LP\_PWM2/I2S\_SD\_TX1/JTAG\_TDI/PCM\_IN/HS\_TIM4\_TRIG BAT\_LOAD PB5/TOUCH\_KEY1/SPI1\_MISO/RTC\_OUT/LP\_I2C\_SCL/HS\_PWM9/LP\_PWM3/I2S\_SD\_TX2/JTAG\_TDO/PCM\_OUT/HS\_TIM5\_TRIG ETH RST PB6/TOUCH\_KEY2/SPI1\_CLK/LP\_TIM4\_TRIG/LP\_I2C\_SDA/JTAG\_TMS/EXTBT\_UART\_TXI LTE PWR SW PB7/TOUCH\_KEY3/SPI1\_CS/LP\_TIM5\_TRIG/HS\_PWM17/LP\_PWM5/BT\_LED/EXTBT\_UART\_RXD LED LOGO B 1: Self-test mode on boot-up PB18/HS\_UART0\_RXD/HS\_USI\_UART\_RTS/SPI0\_MOSI/SPI\_CS/SD\_D2/HS\_PWM10/LP\_PWM4/SWD\_CLK/LCD\_D1-LED\_LOGO\_R PB19/HS\_UART0\_TXD/HS\_USI\_UART\_CTS/SPI0\_MISO/SPI\_DATA1/SD\_D3/HS\_PWM11/LP\_PWM5/SWD\_DATA/I2S\_SD\_TX0/LCD\_D1 LED LOGO G PB20/HS USI UART TXD/HS UARTO CTS/SPIO CLK/SPI DATA0/HS USI I2C SCL/SD CMD/HS PWM12/LP PWM0/12S CLK/LCD VSYNC T LTE\_ON VPSU DET PB22/ID\_OTG/LP\_TIM4\_TRIG/IR\_RX/SPI\_DATA3/SD\_D0/HS\_PWM14/LP\_PWM2/I2S\_SD\_RX/LCD\_RD/QDEC\_PHB/SGPIO\_OUT/EXTBT\_UART\_CT JWL01 RDIO5 PB23/LP TIM5 TRIG/IR TX/SPI DATA2/SD D1/HS PWM15/LP PWM3/I2S MCLK/LCD WR/QDEC PHA/SGPIO OUT/EXT 32: JWL01\_RFSW PB28/LCD\_CS JWL01 RST PB29/IR RX/I2S CLK/SGPIO/TRSW P PMIC #CE PMIC\_STAT PB31/AOUTP\_L/IR\_TX/I2S\_WS/QDEC\_PHA/SGPIO/BT\_UART\_CTS RTL8722CSM Title D Size Number Revision A4 Date: Sheet of Z:\Desktop\..\Interfaces.SchDoc Drawn By 2 3 4









