# CSCI 2500 — Computer Organization Team Project (document version 1.0) Pipelined MIPS Simulator

## Overview

- This project is due by 11:59:59 PM on Friday, December 7, 2018.
- This assignment is to be completed **individually** or in teams of no more than four students. Do not share your code with anyone else outside of your team.
- Use Submitty to define the teams and the discussion forum to advertise your skills and programming language preference. Be sure to use the project category in the discussion forum. You will have until 11:59:59PM on Friday, November 30, 2018 to form your teams. After this deadline, anyone still seeking a team will be assigned to teams at random.
- Note that if you are working individually, you must define yourself as a team of one in Submitty!
- Each team member must submit the same code to receive a grade.
- If your team uses a late day, then each team member uses that late day; therefore, please coordinate accordingly.

### Programming Language Requirements

For this project, you can use C, C++, Python, Java, or MIPS. You must pick only one language. And your code **must** successfully execute on Submitty to obtain full credit.

Based on your language choice, you must use the following applicable naming conventions:

- If using C, please name your main file p1.c, with other support files named using .c and .h filename extensions as necessary. You must use gcc version 7.3.0. And note that you can reuse your Homework 5 assignment only if working individually.
- If using C++, please name your main file p1.cpp, with other support files named using .cpp and .h filename extensions as necessary. You must use g++ version 7.3.0.
- If using Python, please name your main file p1.py, with other support files named using .py filename extensions as necessary. You must use Python 3.6.6.
- If using Java, please name your main file Project1.java, with other support files named using .java filename extensions as necessary. Note that you must use Java version javac 1.8.0\_191.
- If using MIPS, you are savage. Please name your main file pl.s, with other support files named using .s filename extensions as necessary. Good luck.

# **Homework Specifications**

For this team-based project, you will implement a pipelined MIPS simulator, building on the pipelining concepts covered in Homework 5. As a reminder, there are five stages to the pipeline, i.e., IF, ID, EX, MEM, and WB.

For your simulation, you are required to support the add, addi, and, andi, or, ori, slt, slti, beq, and bne instructions; note that pseudo-instructions are not supported and that the \$zero register may be used. More specifically, you must simulate the execution of a given set of instructions, showing the register contents as each instruction executes.

You must also show how the given sequence of instructions would be pipelined in a five-stage MIPS implementation. For this project, you must be able to support data hazards, forwarding, and control hazards.

You can assume that each given instruction will be syntactically correct. You can also assume that there is a single space character between the instruction and its parameters. Further, each parameter is delimited by a comma or parentheses. And you must support the usual set of \$t and \$s registers.

Since we are supporting branch instructions, labels must also be supported; you can assume that a label is all lowercase and is on a line by itself.

Below are a few example instructions and labels that you must support:

# loop: add \$t0,\$s2,\$s3 addi \$t1,\$t3,73 or \$s0,\$zero,\$t3 ori \$s1,\$zero,123 xyz: slt \$t3,\$s1,\$s2 beq \$t2,\$t4,loop

### Required Command-Line Arguments

Your program must accept two command-line arguments as input. The first argument (i.e., argv[1]) is a single character, either 'F' or 'N', that corresponds to supporting "Forwarding" mode or "Nonforwarding" mode.

The second argument (i.e., argv[2]) specifies the input file containing MIPS code to simulate. You may assume that no more than ten instructions are given in the input file. And note that each instruction will end with a newline character (i.e., '\n').

## Required Output

For your output, you must show each cycle of program execution, including the contents of the registers. To show the registers, use four columns, each with a fixed width of 20 characters. Display the \$s registers first, then the \$t registers. Be sure there are no trailing spaces on the end of each line of output.

And as with Homework 5, for the pipeline, each cycle will correspond to a column of output. Initially, each column is empty, indicated by a period (i.e., '.'). And note that all registers are assumed to be initialized to zero.

Unlike Homework 5, use fixed-width formatting (e.g., printf()) to delimit each column. More specifically, the first column must have a width of exactly 20 characters, while each subsequent column (corresponding to each clock cycle) must have a width of exactly four characters. Include a space between each column and left-justify each column. Further, be sure there are no trailing spaces on the end of each line of output.

Finally, show no more than 16 cycles in your simulation, meaning that if you reach cycle 16, display that last cycle and end your simulation.

## Handling Data and Control Hazards

Recall that a *data hazard* describes a situation in which the next instruction cannot be executed in the next cycle until a previous instruction is complete. Your code should be able to detect when it is necessary to insert one or more "bubbles" (see Section 4.7 of the textbook and corresponding lecture notes for more details).

As you did on Homework 5, you will need to properly handle data hazards by adding nop instructions as necessary. Show these cases by indicating an asterisk (i.e., '\*') in the appropriate columns and adding the required number of nop instructions.

Data hazards are obstacles to pipelined execution, but in some instances, we can use *forwarding* to forward intermediate data as soon as it becomes available (i.e., after the EX stage) on to those components that need it. If the forwarding argument is set, then you should simulate forwarding (as illustrated in Figures 4.29 and 4.53 of our textbook).

Finally, for control hazards, you should use a prediction model that assumes the branch will *not* be taken. Recall that the decision to branch is decided at the MEM stage of the branch instruction. Therefore, if the branch is taken (i.e., we predicted incorrectly), the instructions (at most, three) that have been fetched and decoded must be discarded, with execution continuing at the branch target. Show this by indicating an asterisk (i.e., '\*') in the appropriate columns.

On the next few pages, we present a few example runs of your program that you should use to better understand how your program should work, how you can test your code, and what output formatting to use for Submitty. More examples will be made available as we get closer to the project deadline.

The first example (i.e., ex01.s) includes no data hazards (or forwarding).

bash\$ cat ex01.s

```
ori $s1,$zero,451
addi $t2,$s0,73
add $t4,$s3,$s7
bash$ ./a.out N ex01.s
START OF SIMULATION (no forwarding)
CPU Cycles ===>
                        2
                            3
                                4
                                   5
                                        6
                                                    9
                                                        10 11 12 13 14 15 16
                                           7
                                               8
ori $s1,$zero,451
                    ΙF
                    $s1 = 0
                                        $s2 = 0
$s0 = 0
                                                            $s3 = 0
$s4 = 0
                    $s5 = 0
                                        $s6 = 0
                                                            $s7 = 0
$t0 = 0
                    $t1 = 0
                                        $t2 = 0
                                                            $t3 = 0
$t4 = 0
                    $t5 = 0
                                        $t6 = 0
                                                            $t7 = 0
                    $t9 = 0
$t8 = 0
CPU Cycles ===>
                       2
                            3
                                4
                                    5
                                        6
                                            7
                                                8
                                                    9
                                                        10 11 12 13 14 15 16
ori $s1,$zero,451
                   IF ID
addi $t2,$s0,73
                       _{
m IF}
$s0 = 0
                                        $s2 = 0
                    $s1 = 0
                                                            $s3 = 0
$s4 = 0
                    $s5 = 0
                                       $s6 = 0
                                                            $s7 = 0
$t0 = 0
                    $t1 = 0
                                       $t2 = 0
                                                            $t3 = 0
                    $t5 = 0
                                        $t6 = 0
                                                            $t7 = 0
$t4 = 0
$t8 = 0
                    $t9 = 0
CPU Cycles ===>
                            3
                                                        10
                                                           11 12 13 14 15 16
ori $s1,$zero,451
                    IF ID EX
addi $t2,$s0,73
                           ID
                       _{
m IF}
add $t4,$s3,$s7
                            ΙF
$s0 = 0
                    $s1 = 0
                                        $s2 = 0
                                                            $s3 = 0
$s4 = 0
                    $s5 = 0
                                        $s6 = 0
                                                            $s7 = 0
                    $t1 = 0
                                       $t2 = 0
$t0 = 0
                                                            $t3 = 0
$t4 = 0
                   $t5 = 0
                                        $t6 = 0
                                                            $t7 = 0
$t8 = 0
                    $t9 = 0
CPU Cycles ===>
                       2
                           3
                                                8
                    1
                                4
                                    5
                                                    9
                                                        10 11 12 13 14 15 16
ori $s1,$zero,451
                    IF ID EX MEM .
addi $t2,$s0,73
                    . IF ID EX
add $t4,$s3,$s7
                            IF
                                ID .
$s0 = 0
                    $s1 = 0
                                        $s2 = 0
                                                            $s3 = 0
$s4 = 0
                    $s5 = 0
                                        $s6 = 0
                                                            $s7 = 0
$t0 = 0
                   $t1 = 0
                                       $t2 = 0
                                                            $t3 = 0
$t4 = 0
                    $t5 = 0
                                        $t6 = 0
                                                            $t7 = 0
$t8 = 0
                    $t9 = 0
```

```
1 2 3 4 5 6
CPU Cycles ===>
                                    7 8 9 10 11 12 13 14 15 16
ori $s1,$zero,451
                IF ID EX MEM WB .
addi $t2,$s0,73
                   IF
                      ID EX
                             MEM .
add $t4,$s3,$s7
                       IF
                         ID EX
$s0 = 0
                $s1 = 451
                                $s2 = 0
                                                 $s3 = 0
$s4 = 0
                $s5 = 0
                                $s6 = 0
                                                 $s7 = 0
$t0 = 0
                $t1 = 0
                                $t2 = 0
                                                 $t3 = 0
$t4 = 0
                $t5 = 0
                                $t6 = 0
                                                 $t7 = 0
                $t9 = 0
$t8 = 0
CPU Cycles ===>
                1
                   2
                      3
                          4
                             5
                                 6
                                    7
                                       8
                                          9
                                              10 11 12 13 14 15 16
ori $s1,$zero,451
                IF ID EX MEM WB
               . IF ID EX MEM WB
addi $t2,$s0,73
add $t4,$s3,$s7
                      IF ID EX MEM .
                                $s2 = 0
$s0 = 0
                $s1 = 451
                                                 $s3 = 0
$s4 = 0
                $s5 = 0
                                $s6 = 0
                                                 $s7 = 0
$t0 = 0
                $t1 = 0
                                t2 = 73
                                                 $t3 = 0
                t5 = 0
$t4 = 0
                                $t6 = 0
                                                 $t7 = 0
$t8 = 0
                $t9 = 0
______
CPU Cycles ===>
                1
                   2
                       3
                          4
                             5
                                       8
                                              10 11 12 13 14 15 16
ori $s1,$zero,451 IF ID EX MEM WB
addi $t2,$s0,73
               . IF ID EX MEM WB
                      IF ID EX MEM WB .
add $t4,$s3,$s7
                . .
$s0 = 0
                $s1 = 451
                                $s2 = 0
                                                 $s3 = 0
$s4 = 0
                $s5 = 0
                                $s6 = 0
                                                 $s7 = 0
                $t1 = 0
$t0 = 0
                               t2 = 73
                                                 $t3 = 0
$t4 = 0
               $t5 = 0
                               $t6 = 0
                                                 $t7 = 0
$t8 = 0
                $t9 = 0
```

The second example (i.e., ex02.s) includes a dependency on register \$s1, but no forwarding.

bash\$ cat ex02.s

```
ori $s1,$zero,451
addi $t2,$s0,73
add $t4,$s1,$s7
bash$ ./a.out N ex02.s
START OF SIMULATION (no forwarding)
CPU Cycles ===>
                       2
                           3
                               4
                                   5
                                       6
                                                   9
                                                       10 11 12 13 14 15 16
                                          7
                                               8
ori $s1,$zero,451
                   ΙF
$s0 = 0
                   $s1 = 0
                                       $s2 = 0
                                                           $s3 = 0
$s4 = 0
                   $s5 = 0
                                       $s6 = 0
                                                           $s7 = 0
$t0 = 0
                   $t1 = 0
                                       $t2 = 0
                                                           $t3 = 0
$t4 = 0
                   $t5 = 0
                                       $t6 = 0
                                                           $t7 = 0
                   $t9 = 0
$t8 = 0
CPU Cycles ===>
                       2
                           3
                                   5
                                       6
                                           7
                                               8
                                                   9
                                                       10 11 12 13 14 15 16
ori $s1,$zero,451
                  IF ID
addi $t2,$s0,73
                       _{
m IF}
$s0 = 0
                                       $s2 = 0
                   $s1 = 0
                                                           $s3 = 0
$s4 = 0
                   $s5 = 0
                                       $s6 = 0
                                                           $s7 = 0
$t0 = 0
                   $t1 = 0
                                       $t2 = 0
                                                           $t3 = 0
                   $t5 = 0
                                       $t6 = 0
                                                           $t7 = 0
$t4 = 0
$t8 = 0
                   $t9 = 0
CPU Cycles ===>
                           3
                                                       10
                                                          11 12 13 14 15 16
ori $s1,$zero,451
                   IF ID EX
addi $t2,$s0,73
                           ID
                    . IF
add $t4,$s1,$s7
                           ΙF
$s0 = 0
                   $s1 = 0
                                       $s2 = 0
                                                           $s3 = 0
$s4 = 0
                   $s5 = 0
                                       $s6 = 0
                                                           $s7 = 0
                   $t1 = 0
                                       $t2 = 0
$t0 = 0
                                                           $t3 = 0
$t4 = 0
                   $t5 = 0
                                       $t6 = 0
                                                           $t7 = 0
$t8 = 0
                   $t9 = 0
CPU Cycles ===>
                       2
                           3
                                               8
                   1
                               4
                                   5
                                                   9
                                                       10 11 12 13 14 15 16
ori $s1,$zero,451
                   IF ID EX MEM .
addi $t2,$s0,73
                    . IF ID EX
add $t4,$s1,$s7
                           _{
m IF}
                               ID .
$s0 = 0
                   $s1 = 0
                                       $s2 = 0
                                                           $s3 = 0
$s4 = 0
                   $s5 = 0
                                       $s6 = 0
                                                           $s7 = 0
$t0 = 0
                   $t1 = 0
                                       $t2 = 0
                                                           $t3 = 0
$t4 = 0
                   $t5 = 0
                                       $t6 = 0
                                                           $t7 = 0
$t8 = 0
                   $t9 = 0
```

```
2
CPU Cycles ===>
                          3
                                  5
                                      6
                                          7
                                                      10 11 12 13 14 15 16
                                              8
ori $s1,$zero,451
                   IF ID
                         EX MEM WB
addi $t2,$s0,73
                       ΙF
                          ID EX
                                  MEM
                           IF
                             ID
nop
add $t4,$s1,$s7
                           IF
                              ID
                                  ID
                                      $s2 = 0
$s0 = 0
                   $s1 = 451
                                                          $s3 = 0
$s4 = 0
                   $s5 = 0
                                      $s6 = 0
                                                          $s7 = 0
$t0 = 0
                   $t1 = 0
                                      t2 = 0
                                                          $t3 = 0
$t4 = 0
                   $t5 = 0
                                      $t6 = 0
                                                          $t7 = 0
$t8 = 0
                   $t9 = 0
                       2
CPU Cycles ===>
                          3
                               4
                                  5
                                          7
                                              8
                                                  9
                                                      10
                                                         11 12 13
                   1
                                      6
                                                                     14 15 16
ori $s1,$zero,451
                   IF ID EX MEM WB
addi $t2,$s0,73
                       IF
                          ID EX MEM WB
nop
                           IF
                             ID
                                  *
add $t4,$s1,$s7
                          IF ID ID EX
                   . .
$s0 = 0
                   $s1 = 451
                                      $s2 = 0
                                                          $s3 = 0
                                      $s6 = 0
$s4 = 0
                   $s5 = 0
                                                          $s7 = 0
$t0 = 0
                   $t1 = 0
                                      t2 = 73
                                                          $t3 = 0
                                      $t6 = 0
$t4 = 0
                   $t5 = 0
                                                          $t7 = 0
$t8 = 0
                   $t9 = 0
                       2
CPU Cycles ===>
                   1
                           3
                               4
                                  5
                                                         11
                                                             12 13
ori $s1,$zero,451
                   IF ID EX MEM WB
addi $t2,$s0,73
                       IF ID EX MEM WB
                          IF ID *
                                      *
nop
                          IF ID ID EX MEM .
add $t4,$s1,$s7
                   $s1 = 451
                                      $s2 = 0
$s0 = 0
                                                          $s3 = 0
$s4 = 0
                   $s5 = 0
                                      $s6 = 0
                                                          $s7 = 0
$t0 = 0
                   $t1 = 0
                                      t2 = 73
                                                          $t3 = 0
$t4 = 0
                   $t5 = 0
                                      $t6 = 0
                                                          $t7 = 0
$t8 = 0
                   $t9 = 0
                               4
CPU Cycles ===>
                       2
                           3
                                  5
                   1
                                      6
                                              8
                                                      10
                                                          11
                                                             12 13
                                                                     14 15 16
                   IF ID EX MEM WB
ori $s1,$zero,451
addi $t2,$s0,73
                       IF
                          ID
                              EΧ
                                  MEM WB
                           IF
                              ID
nop
add $t4,$s1,$s7
                          IF ID ID EX MEM WB
$s0 = 0
                   $s1 = 451
                                      $s2 = 0
                                                          $s3 = 0
                                      $s6 = 0
$s4 = 0
                   $s5 = 0
                                                          $s7 = 0
$t0 = 0
                   $t1 = 0
                                      $t2 = 73
                                                          $t3 = 0
$t4 = 451
                   $t5 = 0
                                      $t6 = 0
                                                          $t7 = 0
$t8 = 0
                   $t9 = 0
```

The third example (i.e., again ex02.s) includes a dependency on register \$s1, this time with forwarding.

bash\$ cat ex02.s

```
ori $s1,$zero,451
addi $t2,$s0,73
add $t4,$s1,$s7
bash$ ./a.out F ex02.s
START OF SIMULATION (forwarding)
CPU Cycles ===>
                    1
                        2
                            3
                                4
                                    5
                                        6
                                            7
                                                8
                                                    9
                                                        10 11 12 13 14 15 16
ori $s1,$zero,451
                    IF
                                        $s2 = 0
$s0 = 0
                    $s1 = 0
                                                            $s3 = 0
$s4 = 0
                    $s5 = 0
                                        $s6 = 0
                                                            $s7 = 0
$t0 = 0
                    $t1 = 0
                                        t2 = 0
                                                            $t3 = 0
$t4 = 0
                    $t5 = 0
                                        $t6 = 0
                                                            $t7 = 0
$t8 = 0
                    $t9 = 0
CPU Cycles ===>
                        2
                                4
                                    5
                            3
                                                8
                                                        10 11 12 13 14 15 16
ori $s1,$zero,451
                   IF ID
addi $t2,$s0,73
                        IF
$s0 = 0
                    $s1 = 0
                                        $s2 = 0
                                                            $s3 = 0
$s4 = 0
                    $s5 = 0
                                        $s6 = 0
                                                            $s7 = 0
$t0 = 0
                   $t1 = 0
                                        $t2 = 0
                                                            $t3 = 0
$t4 = 0
                    $t5 = 0
                                        $t6 = 0
                                                            $t7 = 0
$t8 = 0
                    $t9 = 0
CPU Cycles ===>
                        2
                    1
                            3
                                    5
                                            7
                                                8
                                                    9
                                                        10 11 12 13 14 15 16
ori $s1,$zero,451
                    IF ID EX
addi $t2,$s0,73
                        _{
m IF}
                            ID
add $t4,$s1,$s7
                            ΙF
$s0 = 0
                    $s1 = 0
                                        $s2 = 0
                                                            $s3 = 0
                    $s5 = 0
                                        $s6 = 0
$s4 = 0
                                                            $s7 = 0
$t0 = 0
                    $t1 = 0
                                        $t2 = 0
                                                            $t3 = 0
                    $t5 = 0
                                        $t6 = 0
                                                            $t7 = 0
$t4 = 0
$t8 = 0
                    $t9 = 0
CPU Cycles ===>
                        2
                                4
                    1
                            3
                                    5
                                        6
                                            7
                                                8
                                                    9
                                                        10 11 12 13 14 15 16
ori $s1,$zero,451
                    IF ID EX MEM .
addi $t2,$s0,73
                        _{
m IF}
                            ID
                                ΕX
add $t4,$s1,$s7
                                ID
                    $s1 = 0
                                        $s2 = 0
$s0 = 0
                                                            $s3 = 0
$s4 = 0
                    $s5 = 0
                                        $s6 = 0
                                                            $s7 = 0
$t0 = 0
                    $t1 = 0
                                        $t2 = 0
                                                            $t3 = 0
                    t5 = 0
                                        $t6 = 0
                                                            $t7 = 0
$t4 = 0
$t8 = 0
                    $t9 = 0
```

```
CPU Cycles ===>
                 1
                    2
                       3
ori $s1,$zero,451
                 IF ID EX MEM WB
addi $t2,$s0,73
                    IF ID EX
                              MEM .
add $t4,$s1,$s7
                        IF
                          ID EX
$s0 = 0
                                  $s2 = 0
                 $s1 = 451
                                                   $s3 = 0
$s4 = 0
                 $s5 = 0
                                  $s6 = 0
                                                   $s7 = 0
$t0 = 0
                 $t1 = 0
                                 $t2 = 0
                                                   $t3 = 0
$t4 = 0
                 $t5 = 0
                                  $t6 = 0
                                                   $t7 = 0
$t8 = 0
                 $t9 = 0
CPU Cycles ===> 1 2 3 4 5
                                  6
                                     7 8
                                            9
                                                10 11 12 13 14 15 16
ori $s1,$zero,451 IF ID EX MEM WB .
addi $t2,$s0,73
               . IF ID EX MEM WB .
add $t4,$s1,$s7
                       IF ID EX MEM . . .
$s0 = 0
                 $s1 = 451
                                  s2 = 0
                                                   $s3 = 0
$s4 = 0
                 $s5 = 0
                                  $s6 = 0
                                                   $s7 = 0
               $t1 = 0
                                 t2 = 73
$t0 = 0
                                                   $t3 = 0
$t4 = 0
                $t5 = 0
                                  $t6 = 0
                                                   $t7 = 0
$t8 = 0
                 $t9 = 0
                 1 2 3
CPU Cycles ===>
                           4
                              5
                                  6
                                     7 8
                                                10 11 12 13 14 15 16
ori $s1,$zero,451
               IF ID EX MEM WB .
addi $t2,$s0,73
                . IF ID EX MEM WB .
                       IF ID EX MEM WB .
add $t4,$s1,$s7
                 . .
$s0 = 0
                 $s1 = 451
                                 s2 = 0
                                                   $s3 = 0
$s4 = 0
               s5 = 0
                                 $s6 = 0
                                                   $s7 = 0
$t0 = 0
                $t1 = 0
                                t2 = 73
                                                   $t3 = 0
$t4 = 451
               $t5 = 0
                                 $t6 = 0
                                                   $t7 = 0
$t8 = 0
                 $t9 = 0
```

The fourth example (i.e., ex03.s) illustrates a control hazard, with forwarding.

```
bash$ cat ex03.s
ori $s1,$zero,451
loop:
addi $t2,$t2,73
slti $t4,$s1,453
addi $s1,$s1,1
bne $t4,$zero,loop
ori $s6,$t6,77
add $s7,$s0,$s0
andi $s2,$t5,255
bash$ ./a.out F ex03.s
START OF SIMULATION (forwarding)
CPU Cycles ===>
                         3 4 5
                      2
                                    6
                                        7
                                            8
                                                9
                                                   10 11 12 13 14 15 16
                  IF .
ori $s1,$zero,451
                                   s2 = 0
$s0 = 0
                  $s1 = 0
                                                      $s3 = 0
$s4 = 0
                  $s5 = 0
                                   $s6 = 0
                                                       $s7 = 0
$t0 = 0
                 $t1 = 0
                                   $t2 = 0
                                                      $t3 = 0
$t4 = 0
                 $t5 = 0
                                    $t6 = 0
                                                       $t7 = 0
$t8 = 0
                  $t9 = 0
                                                   10 11 12 13 14 15 16
CPU Cycles ===>
                      2
                         3
                             4 5
                                    6
                                        7
                                            8
                                                9
                  1
ori $s1,$zero,451
                  IF ID
addi $t2,$t2,73
                      _{
m IF}
$s0 = 0
                  $s1 = 0
                                    $s2 = 0
                                                       $s3 = 0
$s4 = 0
                  $s5 = 0
                                    $s6 = 0
                                                      $s7 = 0
$t0 = 0
                  $t1 = 0
                                   t2 = 0
                                                       $t3 = 0
$t4 = 0
                  $t5 = 0
                                    $t6 = 0
                                                       $t7 = 0
$t8 = 0
                  $t9 = 0
_____
CPU Cycles ===>
                      2
                         3
                             4
                                 5
                                                   10 11 12 13 14 15 16
ori $s1,$zero,451 IF ID EX
addi $t2,$t2,73
                         ID
slti $t4,$s1,453
                         IF
$s0 = 0
                  $s1 = 0
                                    $s2 = 0
                                                       $s3 = 0
$s4 = 0
                  $s5 = 0
                                    $s6 = 0
                                                       $s7 = 0
                                   $t2 = 0
$t0 = 0
                 $t1 = 0
                                                       $t3 = 0
$t4 = 0
                 $t5 = 0
                                    $t6 = 0
                                                       $t7 = 0
$t8 = 0
                  $t9 = 0
```

```
2
CPU Cycles ===>
                 1
                        3
                               5
                                      7 8
                                                 10 11 12 13 14 15 16
ori $s1,$zero,451
                 IF ID EX MEM .
addi $t2,$t2,73
                    IF
                        ID EX
slti $t4,$s1,453
                        IF
                          ID
addi $s1,$s1,1
                            ΙF
$s0 = 0
                                  $s2 = 0
                 $s1 = 0
                                                    $s3 = 0
$s4 = 0
                 $s5 = 0
                                  $s6 = 0
                                                    $s7 = 0
$t0 = 0
                 $t1 = 0
                                  $t2 = 0
                                                    $t3 = 0
$t4 = 0
                 $t5 = 0
                                  $t6 = 0
                                                    $t7 = 0
$t8 = 0
                 $t9 = 0
CPU Cycles ===>
                 1
                    2
                        3
                            4
                               5
                                   6
                                             9
                                                 10 11 12 13 14 15 16
ori $s1,$zero,451 IF ID EX MEM WB
addi $t2,$t2,73
                    IF ID EX MEM .
slti $t4,$s1,453
                        IF
                          ID
                               EX
addi $s1,$s1,1
                           IF
                               ID
bne $t4,$zero,loop .
                               ΙF
$s0 = 0
                                  $s2 = 0
                 $s1 = 451
                                                    $s3 = 0
$s4 = 0
                 $s5 = 0
                                  $s6 = 0
                                                    $s7 = 0
                 $t1 = 0
                                  t2 = 0
$t0 = 0
                                                    $t3 = 0
$t4 = 0
                 $t5 = 0
                                  $t6 = 0
                                                    $t7 = 0
$t8 = 0
                 $t9 = 0
______
CPU Cycles ===>
                 1
                    2
                        3
                            4
                               5
                                   6
                                      7
                                          8
                                             9
                                                 10 11 12 13 14 15 16
ori $s1,$zero,451 IF ID EX MEM WB
addi $t2,$t2,73
                    IF ID EX MEM WB
slti $t4,$s1,453
                        IF ID EX MEM .
addi $s1,$s1,1
                           IF ID
                                  ΕX
bne $t4,$zero,loop
                               IF
                                  ID
                        .
ori $s6,$t6,77
                                   ΙF
                                  $s2 = 0
$s0 = 0
                 $s1 = 451
                                                    $s3 = 0
$s4 = 0
                 $s5 = 0
                                  $s6 = 0
                                                    $s7 = 0
$t0 = 0
                 $t1 = 0
                                  $t2 = 73
                                                    $t3 = 0
$t4 = 0
                 $t5 = 0
                                  $t6 = 0
                                                    $t7 = 0
$t8 = 0
                 $t9 = 0
```

```
2
CPU Cycles ===>
                             3
                                  4
                                      5
                                          6
                                              7
                                                                   12 13
                                                   8
                                                           10
                                                              11
                                                                           14
                                                                               15
                                                                                     16
ori $s1,$zero,451
                     IF
                         ID
                             ΕX
                                 MEM WB
addi $t2,$t2,73
                         IF
                             ID
                                 EX
                                      MEM WB
slti $t4,$s1,453
                             IF
                                 ID
                                      ΕX
                                          MEM WB
addi $s1,$s1,1
                                  IF
                                      ID
                                          EX
                                              MEM .
bne $t4,$zero,loop
                                      IF
                                          ID
                                              ΕX
ori $s6,$t6,77
                                          IF
                                               ID
add $s7,$s0,$s0
                                               IF
$s0 = 0
                     $s1 = 451
                                          $s2 = 0
                                                                $s3 = 0
$s4 = 0
                     $s5 = 0
                                          $s6 = 0
                                                               $s7 = 0
                                                               $t3 = 0
                     $t1 = 0
                                          $t2 = 73
$t0 = 0
t4 = 1
                     $t5 = 0
                                          $t6 = 0
                                                               $t7 = 0
                     $t9 = 0
$t8 = 0
CPU Cycles ===>
                     1
                         2
                             3
                                  4
                                      5
                                          6
                                                   8
                                                           10
                                                               11
                                                                   12 13
                                                                            14 15
ori $s1,$zero,451
                     ΙF
                        ID
                             EX
                                 MEM WB
addi $t2,$t2,73
                             ID
                                 EX
                                      MEM WB
                         IF
slti $t4,$s1,453
                             ΙF
                                  ID
                                      EX
                                          MEM WB
addi $s1,$s1,1
                                  IF
                                      ID
                                          EX
                                              MEM WB
bne $t4,$zero,loop
                                      IF
                                          ID
                                              EX
                                                  MEM
ori $s6,$t6,77
                                          IF
                                              ID
                                                  EX
add $s7,$s0,$s0
                                               IF
                                                   ID
andi $s2,$t5,255
                                                   IF
$s0 = 0
                     $s1 = 452
                                          $s2 = 0
                                                                $s3 = 0
$s4 = 0
                     $s5 = 0
                                          $s6 = 0
                                                               $s7 = 0
$t0 = 0
                     $t1 = 0
                                          t2 = 73
                                                               $t3 = 0
                     $t5 = 0
                                          $t6 = 0
$t4 = 1
                                                               $t7 = 0
$t8 = 0
                     $t9 = 0
CPU Cycles ===>
                         2
                             3
                                  4
                                      5
                                          6
                                              7
                                                   8
                                                       9
                                                           10
                                                               11
                                                                    12
                                                                        13
                                                                            14
ori $s1,$zero,451
                     IF
                        ID
                             ΕX
                                 MEM WB
addi $t2,$t2,73
                         IF
                             ID
                                 EX
                                      MEM WB
slti $t4,$s1,453
                             IF
                                  ID
                                      ΕX
                                          MEM WB
                                          ΕX
addi $s1,$s1,1
                                  IF
                                      ID
                                              MEM WB
                                      IF
                                          ID
                                              EX
bne $t4,$zero,loop
                                                  MEM WB
ori $s6,$t6,77
                                          IF
                                              ID
                                                  EX
add $s7,$s0,$s0
                                               ΙF
                                                   ID
andi $s2,$t5,255
                                                   IF
addi $t2,$t2,73
                                                       TF
$s0 = 0
                     $s1 = 452
                                          $s2 = 0
                                                               $s3 = 0
                                          $s6 = 0
$s4 = 0
                     $s5 = 0
                                                               $s7 = 0
$t0 = 0
                     $t1 = 0
                                          $t2 = 73
                                                               $t3 = 0
$t4 = 1
                     $t5 = 0
                                          $t6 = 0
                                                                $t7 = 0
$t8 = 0
                     $t9 = 0
```

```
2
CPU Cycles ===>
                            3
                                    5
                                        6
                                            7
                                                         10 11
                                                                12 13 14 15
                                                                                 16
ori $s1,$zero,451
                    ΙF
                       ID
                            EX MEM WB
                                    MEM WB
addi $t2,$t2,73
                        IF
                            ID
                                ΕX
slti $t4,$s1,453
                            IF
                               ID
                                    EX
                                        MEM WB
addi $s1,$s1,1
                                IF
                                    ID
                                        ΕX
                                            MEM WB
bne $t4,$zero,loop
                                    IF
                                        ID
                                            ΕX
                                                MEM WB
ori $s6,$t6,77
                                        IF
                                            ID
                                                EX
add $s7,$s0,$s0
                                             ΙF
                                                 ID
                                                 IF
andi $s2,$t5,255
addi $t2,$t2,73
                                                     ΙF
                                                        ID
slti $t4,$s1,453
                                                         IF
$s0 = 0
                    $s1 = 452
                                        $s2 = 0
                                                             $s3 = 0
$s4 = 0
                    $s5 = 0
                                        $s6 = 0
                                                             $s7 = 0
$t0 = 0
                    $t1 = 0
                                        $t2 = 73
                                                             $t3 = 0
$t4 = 1
                    $t5 = 0
                                        $t6 = 0
                                                             $t7 = 0
$t8 = 0
                    $t9 = 0
CPU Cycles ===>
                    1
                        2
                            3
                                4
                                    5
                                        6
                                            7
                                                 8
                                                         10
                                                             11
                                                                12 13
                                                                         14 15
                                                                                 16
ori $s1,$zero,451
                    IF ID EX MEM WB
addi $t2,$t2,73
                        _{
m IF}
                            ID EX
                                    MEM WB
slti $t4,$s1,453
                            IF
                               ID
                                    EX
                                        MEM WB
addi $s1,$s1,1
                                IF
                                    ID
                                        ΕX
                                            MEM WB
bne $t4,$zero,loop
                                    IF
                                        ID
                                            ΕX
                                                MEM WB
ori $s6,$t6,77
                                        IF
                                            ID
                                                EX
add $s7,$s0,$s0
                                             IF
                                                 ID
andi $s2,$t5,255
                                                 IF
                                                     *
addi $t2,$t2,73
                                                     IF
                                                        ID
                                                             ΕX
slti $t4,$s1,453
                                                         IF
                                                             ID
addi $s1,$s1,1
                                                             ΙF
$s0 = 0
                    $s1 = 452
                                        $s2 = 0
                                                             $s3 = 0
$s4 = 0
                    $s5 = 0
                                        $s6 = 0
                                                             $s7 = 0
$t0 = 0
                    $t1 = 0
                                        $t2 = 73
                                                             $t3 = 0
$t4 = 1
                    $t5 = 0
                                        $t6 = 0
                                                             $t7 = 0
$t8 = 0
                    $t9 = 0
```

```
2
                              3
CPU Cycles ===>
                                  4
                                       5
                                           6
                                               7
                                                                     12
                                                             10
                                                                 11
                                                                         13
                                                                              14
                                                                                  15
                                                                                       16
ori $s1,$zero,451
                     IF
                         ID
                              ΕX
                                  MEM WB
addi $t2,$t2,73
                          IF
                              ID
                                  EX
                                       MEM WB
slti $t4,$s1,453
                              IF
                                  ID
                                       ΕX
                                           MEM WB
addi $s1,$s1,1
                                  IF
                                       ID
                                           ΕX
                                               MEM WB
                                               EX
bne $t4,$zero,loop
                                       IF
                                           ID
                                                    MEM WB
ori $s6,$t6,77
                                           IF
                                                ID
                                                    ΕX
add $s7,$s0,$s0
                                                IF
                                                    ID
andi $s2,$t5,255
                                                    IF
addi $t2,$t2,73
                                                        IF
                                                            ID
                                                                 EX
                                                                     MEM
slti $t4,$s1,453
                                                                 ID
                                                                     EX
                                                            IF
addi $s1,$s1,1
                                                                 TF
                                                                     ID
bne $t4,$zero,loop
                                                                     IF
$s0 = 0
                     $s1 = 452
                                           $s2 = 0
                                                                 $s3 = 0
                     $s5 = 0
                                           $s6 = 0
$s4 = 0
                                                                 $s7 = 0
$t0 = 0
                     $t1 = 0
                                           $t2 = 73
                                                                 $t3 = 0
$t4 = 1
                     $t5 = 0
                                           $t6 = 0
                                                                 $t7 = 0
                     $t9 = 0
$t8 = 0
                                                             10
CPU Cycles ===>
                     1
                          2
                              3
                                  4
                                       5
                                           6
                                                        9
                                                                 11
                                                                     12
                                                                         13
                                                                              14
                                                                                  15
                                                                                       16
                     IF
ori $s1,$zero,451
                         ID
                              EX
                                  MEM WB
addi $t2,$t2,73
                          IF
                              ID
                                  EX
                                       MEM WB
slti $t4,$s1,453
                              IF
                                  ID
                                       EX
                                           MEM WB
addi $s1,$s1,1
                                  IF
                                       ID
                                           EX
                                               MEM WB
bne $t4,$zero,loop
                                       IF
                                           ID
                                               EX
                                                    MEM WB
ori $s6,$t6,77
                                           IF
                                               ID
                                                    ΕX
add $s7,$s0,$s0
                                                ΙF
                                                    ID
andi $s2,$t5,255
                                                    IF
addi $t2,$t2,73
                                                        IF
                                                            ID
                                                                 ΕX
                                                                     MEM WB
slti $t4,$s1,453
                                                                 ID
                                                                     ΕX
                                                                         MEM
                                                             IF
addi $s1,$s1,1
                                                                 IF
                                                                     ID
                                                                          ΕX
bne $t4,$zero,loop
                                                                     ΙF
                                                                          ID
ori $s6,$t6,77
                                                                          ΙF
$s0 = 0
                     $s1 = 452
                                           $s2 = 0
                                                                 $s3 = 0
                     $s5 = 0
$s4 = 0
                                                                 $s7 = 0
                                           $s6 = 0
                     $t1 = 0
                                           $t2 = 146
                                                                 $t3 = 0
$t0 = 0
$t4 = 1
                     $t5 = 0
                                           $t6 = 0
                                                                 $t7 = 0
$t8 = 0
                     $t9 = 0
```

```
2
CPU Cycles ===>
                             3
                                 4
                                      5
                                          6
                                              7
                                                                   12
                                                  8
                                                           10
                                                               11
                                                                       13
                                                                            14
                                                                               15
                                                                                    16
ori $s1,$zero,451
                     IF
                         ID
                             ΕX
                                 MEM WB
addi $t2,$t2,73
                         IF
                             ID
                                 ΕX
                                      MEM WB
slti $t4,$s1,453
                             IF
                                 ID
                                      ΕX
                                          MEM WB
addi $s1,$s1,1
                                 IF
                                      ID
                                          ΕX
                                              MEM WB
bne $t4,$zero,loop
                                      IF
                                          ID
                                              ΕX
                                                  MEM WB
ori $s6,$t6,77
                                          IF
                                              ID
                                                  ΕX
add $s7,$s0,$s0
                                              IF
                                                  ID
andi $s2,$t5,255
                                                  IF
                                                       *
addi $t2,$t2,73
                                                       IF
                                                           ID
                                                               EX
                                                                   MEM WB
slti $t4,$s1,453
                                                               ID
                                                           IF
                                                                   ΕX
                                                                       MEM WB
addi $s1,$s1,1
                                                               TF
                                                                   ID
                                                                       ΕX
                                                                            MEM .
bne $t4,$zero,loop
                                                                   IF
                                                                       ID
                                                                            EX
ori $s6,$t6,77
                                                                        IF
                                                                            ID
add $s7,$s0,$s0
                                                                            ΙF
$s0 = 0
                     $s1 = 452
                                          $s2 = 0
                                                               $s3 = 0
$s4 = 0
                     $s5 = 0
                                          $s6 = 0
                                                               $s7 = 0
                                                               $t3 = 0
$t0 = 0
                     $t1 = 0
                                          $t2 = 146
$t4 = 1
                     $t5 = 0
                                          $t6 = 0
                                                               $t7 = 0
$t8 = 0
                     $t9 = 0
_____
                                 4
CPU Cycles ===>
                         2
                             3
                                      5
                                          6
                                                           10
                                                                   12
                     1
                                                               11
                                                                        13
                                                                                15
ori $s1,$zero,451
                     IF
                         ID
                             EX
                                 MEM WB
addi $t2,$t2,73
                             ID
                                 EX
                                     MEM WB
slti $t4,$s1,453
                             IF
                                 ID
                                     EX
                                          MEM WB
addi $s1,$s1,1
                                 IF
                                      ID
                                          ΕX
                                              MEM WB
bne $t4,$zero,loop
                                      IF
                                          ID
                                              ΕX
                                                  MEM WB
ori $s6,$t6,77
                                          IF
                                              ID
                                                  ΕX
add $s7,$s0,$s0
                                              IF
                                                  ID
andi $s2,$t5,255
                                                  IF
                                                       *
addi $t2,$t2,73
                                                       IF
                                                           ID
                                                               EX
                                                                   MEM WB
slti $t4,$s1,453
                                                           IF
                                                               ID
                                                                       MEM WB
                                                                   EX
addi $s1,$s1,1
                                                               IF
                                                                   ID
                                                                       EX
                                                                            MEM WB
bne $t4,$zero,loop
                                                                   IF
                                                                       ID
                                                                            ΕX
                                                                                MEM
ori $s6,$t6,77
                                                                        IF
                                                                            ID
                                                                                EX
add $s7,$s0,$s0
                                                                            IF
                                                                                ID
                                                                                IF
andi $s2,$t5,255
                     $s1 = 453
                                          $s2 = 0
$s0 = 0
                                                               $s3 = 0
$s4 = 0
                     $s5 = 0
                                          $s6 = 0
                                                               $s7 = 0
                                          $t2 = 146
$t0 = 0
                     $t1 = 0
                                                               $t3 = 0
t4 = 1
                     $t5 = 0
                                          $t6 = 0
                                                               $t7 = 0
$t8 = 0
                     $t9 = 0
```

| CPU Cycles ===>      | 1                    | 2   | 3   | 4   | 5          | 6           | 7   | 8   | 9  | 10                   | 11          | 12  | 13  | 14  | 15  | 16            |
|----------------------|----------------------|-----|-----|-----|------------|-------------|-----|-----|----|----------------------|-------------|-----|-----|-----|-----|---------------|
| ori \$s1,\$zero,451  | IF                   | ID  | EX  | MEM | WB         |             |     |     |    |                      |             |     |     |     |     |               |
| addi \$t2,\$t2,73    |                      | IF  | ID  | EX  | MEM        | WB          |     |     |    |                      |             |     |     |     |     |               |
| slti \$t4,\$s1,453   |                      |     | IF  | ID  | EX         | MEM         | WB  |     |    |                      |             |     |     | •   |     |               |
| addi \$s1,\$s1,1     |                      |     |     | IF  | ID         | EX          | MEM | WB  |    |                      |             |     |     | •   |     |               |
| bne \$t4,\$zero,loop |                      |     |     |     | IF         | ID          | EX  | MEM | WB |                      |             |     |     | •   |     |               |
| ori \$s6,\$t6,77     |                      |     |     |     |            | IF          | ID  | EX  | *  | *                    |             |     |     | •   |     |               |
| add \$s7,\$s0,\$s0   |                      |     |     |     |            |             | IF  | ID  | *  | *                    | *           |     |     | •   |     |               |
| andi \$s2,\$t5,255   |                      |     |     |     |            |             |     | IF  | *  | *                    | *           | *   |     | •   |     |               |
| addi \$t2,\$t2,73    |                      | •   | •   |     |            |             |     |     | IF | ID                   | EX          | MEM | WB  |     |     |               |
| slti \$t4,\$s1,453   |                      |     |     |     |            |             |     |     |    | IF                   | ID          | EX  | MEM | WB  |     |               |
| addi \$s1,\$s1,1     |                      |     |     |     |            |             |     |     |    |                      | IF          | ID  | EX  | MEM | WB  |               |
| bne \$t4,\$zero,loop |                      |     |     |     |            |             |     |     |    |                      |             | IF  | ID  | EX  | MEM | $\mathtt{WB}$ |
| ori \$s6,\$t6,77     |                      |     |     |     |            |             |     |     |    |                      |             |     | IF  | ID  | EX  | *             |
| add \$s7,\$s0,\$s0   |                      |     |     |     |            |             |     |     |    |                      | •           |     |     | IF  | ID  | *             |
| andi \$s2,\$t5,255   |                      |     |     |     |            |             |     |     |    |                      |             |     |     | •   | IF  | *             |
| addi \$t2,\$t2,73    | •                    | •   | •   | •   | •          | •           | •   |     |    | •                    | •           |     | •   | •   | •   | IF            |
| Φ-0 - 0              | <b>ተ</b> _ 1         | _ 1 | E O |     |            | <b>ተ-</b> ባ | _ 0 |     |    |                      | <b>ተ-</b> ጋ | _ ^ |     |     |     |               |
| \$s0 = 0             |                      | = 4 | 53  |     |            |             | = 0 |     |    |                      |             | = 0 |     |     |     |               |
| \$s4 = 0             | \$s5 = 0             |     |     |     | \$s6 = 0   |             |     |     |    | \$s7 = 0             |             |     |     |     |     |               |
| \$t0 = 0             | \$t1 = 0<br>\$t5 = 0 |     |     |     | \$t2 = 146 |             |     |     |    | \$t3 = 0<br>\$t7 = 0 |             |     |     |     |     |               |
| \$t4 = 1             |                      |     |     |     |            | \$t6        | = 0 |     |    |                      | ÿt/         | = 0 |     |     |     |               |
| \$t8 = 0             | \$t9                 | = 0 |     |     |            |             |     |     |    |                      |             |     |     |     |     |               |

# Assumptions

Given the complexity of this assignment, you can make the following assumptions:

- Assume all input files are valid.
- Assume the length of argv[1] is exactly 1 character, but do not assume that argv[1] is present.
- Assume the length of argv[2] is at most 128 characters, but do not assume that argv[2] is present.

# **Error Checking**

Be sure to verify that you have the correct number of arguments by checking the argument count (i.e., argc); display an error message if argument(s) are missing.

In general, if an error occurs, display the error to stderr. And be sure to return either EXIT\_SUCCESS or EXIT\_FAILURE (or their equivalents) upon program termination.

### **Submission Instructions**

Before you submit your code, be sure that you have clearly commented your code (this should not be an after-thought). Further, your code should have a clear and logical organization.

To submit your assignment (and also perform final testing of your code), please use Submitty. Note that the test cases for this assignment will be available on Submitty a minimum of three days before the due date and will include hidden test cases.

### Each team member must submit the same code to receive a grade.

Also as a reminder, your code **must** successfully execute on Submitty to obtain credit for this assignment.