### ECE 366 PROJECT 3

[ISA Design]

#### Part A) ISA Intro

- 1. Introduction. This should include the name of the architecture, overall philosophy, specific goals strived for and achieved.
  - The name of our ISA is the Uncreative Name Instruction Set (UNIS). It was designed
    to support random number generation and theoretically can support basic arithmetic
    and logic tasks. One additional goal was to make the syntax as simple and clear as
    possible
- 2. Instruction list / table. Give all the instructions, their formats, opcodes, and an example.

| Opcode |   |   |   | Function    | Format         | Result                                   |
|--------|---|---|---|-------------|----------------|------------------------------------------|
| 0      | 0 | 0 | 0 | addi_r0     | addi_r0 imm    | r0 = imm                                 |
| 0      | 0 | 0 | 1 | addi_r1     | addi_r1 imm    | r1 = r1 + imm                            |
| 0      | 0 | 1 | 0 | half_lui    | half_lui imm   | r3 = imm << 4                            |
| 0      | 0 | 1 | 1 | andi_r3     | andi_r3 imm    | r3 = r3 & imm                            |
| 0      | 1 | 0 | 0 | sw          | sw rd rs       | M[rs] = rd                               |
| 0      | 1 | 0 | 1 | lw          | lw rd rs       | rd = M[rs]                               |
| 0      | 1 | 1 | 0 | mult        | mult rd rs     | rd = rd * rs                             |
| 0      | 1 | 1 | 1 | mask_top    | mask_top rd rs | rd = bitmask_4MSB(rs)                    |
| 1      | 0 | 0 | 0 | srl         | srl rd imm     | if imm = 0, shift 1, if imm = 1, shift 8 |
| 1      | 0 | 0 | 1 | or_r        | or_r rd rs     | rd = rd or rs                            |
| 1      | 0 | 1 | 0 | branch_nz   | branch_nz rd   | pc += rd                                 |
| 1      | 0 | 1 | 1 | count_reset | count_reset    | r6 = 15                                  |
| 1      | 1 | 0 | 0 | add_r       | add_r rd rs    | rd = rd + rs                             |
| 1      | 1 | 0 | 1 | subi_r1     | subi_r1 imm    | r1 = r1 - imm                            |
| 1      | 1 | 1 | 0 | sub_count   | sub_count imm  | r5 = r5 - 1                              |
| 1      | 1 | 1 | 1 | zero        | zero rd        | rd = 0                                   |

# 3. Register design. How many registers are supported? Is there anything special about the registers?

Four registers are supported in terms of what can be accessed by the programmer.
 There are also 5 implicit registers which hold either counter variables or constants to be used by certain instructions, such as mask top which relies on a register holding the value 0xF000. Other constants include registers that hold the length of branch jumps for resetting PC with branches.

# 4. Branch design. What types of branches are supported? How are the target addresses calculated? What is the maximum branch distance supported?

- There is one kind of branch which checks the implicit counter variable in register 6. If
  it is not zero it takes an argument 0-3 which selects what register to update PC's
  value with. Since our registers are 8bit data types, the maximum distance is -128 or
  127.
- 5. Data memory addressing modes. What kind of instructions are used to access data memory? What is the range of addresses that can be accessed with your design?
  - Data memory can support any 8bit unsigned address, so 256 addresses. The simulator was programmed to support an array of 43 memory locations. Following the example of MIPS, the two memory accessing instructions are lw (load word) and sw (store word.)
- 6. What would you have done differently if you had 1 more bit for instructions?
  - I would have given it to opcodes, allowing more than 16 instructions, which could
    give a more robust set of basic arithmetic and logic operations, but also room for
    more special instructions.

#### 7. How about 1 fewer bit?

- I don't think I could have completed the PRPG project with any fewer bits
- 8. What are the most significant advantages of your ISA (about the PRPG program, hardware implementation, ease of programming, etc.)? What are the main limitations? What are the main compromises that you have done to make things work, rather than perfecting everything?
  - The advantage of this ISA for the PRPG is that it was written with this program in mind. That made it possible to have a very small instruction set (only 16 instructions) and thus a small footprint. However, the weakness is that the amount of special instructions meant that the hardware implementation became more complicated.
- 9. What have you done towards the goals of low DIC and HW simplification? What could have been done differently to better optimize for each of the two goals, if to start over?
  - The original plan was to keep it down to 8 instructions to allow larger immediate and more registers. In this implementation the ability to branch was not there, and so the

code was very long and hard to modify. When we redesigned the structure of the ISA to allow 16 instructions, we were able to include a branch instruction which made the program instruction count much more efficient. In terms of hardware, we tried to keep it as similar to the basic class example as possible. So where there were areas where we could simply add inputs to a MUX instead of creating whole new control signals and bypasses, that's what we did.

# 10. If you are given a chance to restart this project afresh with 3 weeks' time, how would your group have done it differently?

• It's a good question and I'm not sure the answer to it. The constraints were so tight and hard to meet as it was, I would really need to think about it a lot more to try to improve on the design.

#### Part B) Hardware Implementation

 CPU Datapath design. A schematic including register file, ALU, PC logic, and memory components (see textbook ch 7.3.1).



| 0 | рсс | ode |   | Function    | Regwrite | RegDst | AluSrc | Branch | MemWrite | MemtoReg | ALUop | NewCtrlSgnl |
|---|-----|-----|---|-------------|----------|--------|--------|--------|----------|----------|-------|-------------|
| 0 | 0   | 0   | 0 | addi_r0     | 1        | 110    | 1      | 0      | 0        | 0        | 00    | XX          |
| 0 | 0   | 0   | 1 | addi_r1     | 1        | 001    | 0      | 0      | 0        | 0        | 00    | 00          |
| 0 | 0   | 1   | 0 | half_lui    | 1        | 101    | 1      | 0      | 0        | 0        | 10    | 10          |
| 0 | 0   | 1   | 1 | andi_r3     | 1        | 101    | 1      | 0      | 0        | 0        | 1x    | 10          |
| 0 | 1   | 0   | 0 | sw          | 0        | XXX    | 1      | 0      | 1        | х        | 00    | XX          |
| 0 | 1   | 0   | 1 | lw          | 1        | 010    | 1      | 0      | 0        | 1        | 00    | XX          |
| 0 | 1   | 1   | 0 | mult        | 1        | 010    | 1      | 0      | 0        | 0        | 11    | XX          |
| 0 | 1   | 1   | 1 | mask_top    | 1        | 010    | 1      | 0      | 0        | 0        | 1x    | XX          |
| 1 | 0   | 0   | 0 | srl         | 1        | 010    | х      | 0      | 0        | х        | 1x    | xx          |
| 1 | 0   | 0   | 1 | or_r        | 1        | 010    | 0      | 0      | 0        | 0        | 1x    | XX          |
| 1 | 0   | 1   | 0 | branch_nz   | 0        | XXX    | х      | 1      | 0        | 0        | XX    | XX          |
| 1 | 0   | 1   | 1 | count_reset | 1        | 111    | х      | 0      | 0        | 0        | xx    | XX          |
| 1 | 1   | 0   | 0 | add_r       | 1        | 010    | 0      | 0      | 0        | 0        | 00    | XX          |
| 1 | 1   | 0   | 1 | subi_r1     | 1        | 001    | 1      | 0      | 0        | 0        | x1    | 00          |
| 1 | 1   | 1   | 0 | sub_count   | 1        | 011    | 1      | 0      | 0        | 0        | x1    | 01          |
| 1 | 1   | 1   | 1 | zero        | 1        | 010    | х      | 0      | 0        | 0        | xx    | xx          |

2. Control logic design. Decoder truth-table indicating how each control signal (one per column) is specified (0, 1, or X) from each instruction (one per row). If you have special instructions or register design, explain the control signals briefly.



Figure 7.32 Data flow during the decode step

 ALU schematic. A hierarchical sketch of your Arithmetic Logic Unit which implements whatever computation operations that your ISA instructions use (See textbook ch 5.2.4).

Our multiplier schematic, which multiplies [a7...a0] and [b7...b0]. Inputting the same number, it is effectively a combinational squaring circuit. I chose an array multiplier.





#### Part C) Software Package

- S0 = 251
- S0 = 118
- S0 = 79
- Your (non-trivial) choice of S0

For each of the above cases, show the following:

- Assembly code (should be easy to read) of your PRPG program. Make sure your assembly format is either obvious or well described, and that the code is well commented.
- Machine code (either in binary or hex) of your PRPG program. This should be the input to your python simulator.
- Screenshots of your Python simulator's output for your PRPG program. This should convince people that your ISA + Python package works correctly for your PRPG program.

#### Seed = 251:

#### **Assembly Code:**

#the initial seed code goes here, will be different for each seed

half\_lui 8 # has implicit register use, r3 = x << 4

addi\_r0 11 # r0 = y

or\_r 0 3 # 3 is register destination, or of r3 r0

half\_lui 7 or\_r 3 0

#store s0

sw 3 1 #contents of r3 stored at address in r1

mult 3 3 #square the seed

mask\_top 2 3 #stores mask of most significant 3 bits of r3 in r2

```
#bit mask the least significant 3 bits of r3, store in r3
andi r3 15
srl 2 1
                   \# r2 = r2 >> 8
                   # r3 = r3 or r2
or_r 3 2
                   \# r1 = r1 + 1 \text{ memory address increment}
addi r1 1
                  #decriment counter register by 1
sub_count 1
sw 3 1
branch_nz 7
                  #if implicit counter register != 0, pc -= r7
count_reset
#seed sum
subi_r1 1
lw 2 1
add_r 3 2
sub_count 1
branch_nz 9
#average
addi_r1 1
srl 3 2
addi_r1 15
addi_r1 1
sw 3 1
subi_r1 15
subi r1 1
            #memory address in r1 back at 2008
count_reset
#hamming weight, memory address is back at start
lw 3 1
         \#r2 = 0 (number of set bits counter)
zero 2
andi_r3 1
              #check bit 0
add_r 2 3 \#r2 = r2 + r3
lw 3 1 #reload value at address in r1
srl 3 0
andi_r3 1 #check bit 1
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
andi_r3 1 #check bit 2
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
srl 3 0
```

```
Vishal Parikh: Group_9
```

```
andi_r3 1 #check bit 3
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
srl 3 0
srl 3 0
andi_r3 1 #check bit 4
add_r 23 \#r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 5
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 6
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 7
add_r 2 3 \#r2 = r2 + r3
addi_r1 15
addi_r1 3 #move forward 18 bytes in memory
         #store r2 in that address
sw 2 1
subi_r1 15
subi_r1 2 #memory update to next seed value, requires subtraction by 16
sub_count 1
branch_nz 8 #if implicit counter register != 0, pc -= r8
count_reset
```

addi\_r1 1 # address should now be M[18]

lw 2 1 #load h0 to r2

#### #hamming sum

addi\_r1 1 # address of next hamming number

lw 3 1 #load to temp

add r 2 3 #add r to total sum

sub\_count 1 #decrement counter

branch\_nz 10 #if counter != 0, loop

#### #average

srl 2 2 #r2 = r2 >> 4

sw 2 1 #store r2 in address in r1

#### **Machine Code:**

. . . . . . . . .

#### **Screenshots:**

```
Atom

    ▼ C:\Users\saman\AppData\Local\Programs... — □

                                                                                                      loading instructions from machine_s251.txt
***Simulation started***
***Simulation Finished***
                  main.py
                                                                                                      Instruction count:1276
                                                                                                      The contents of the registers are:
       import instructions
                                                                                                     $1: 41
$2: 2
$3: 1
$5: 61440
                                                                                                     $7: -8
$8: -59
$9: -4
                                                                                                      $10: -4
PC: 99
           filename = 'machine_s251.txt'
                                                                                                      The contents of the memory are:
           print("loading instructions from " + filename)
                                                                                                      0x8:
                                                                                                      0x9:
                                                                                                      0xb:
                                                                                                      0xc:
                                                                                                               193
            for instr in file:
                                                                                                      0xd:
                                                                                                     0xe:
0xf:
                                                                                                      0x10:
                                                                                                     0x11:
0x12:
                                                                                                     0x14:
0x15:
                                                                                                      0x16:
                                                                                                     0x17:
0x18:
                                                                                                      0x1a:
           simulate(instr_list, my_registers, my_memory)
                                                                                                      0x1b:
                                                                                                      0x1c:
                                                                                                      0x1d:
                                                                                                      0x1e:
                                                                                                      0x1f:
                                                                                                      0x20:
                                                                                                      C:\Users\saman\AppData\Local\Programs... —
                                                                                                                                                     П
                                                                                                     $9: -4
$10: -4
                                                                                                      The contents of the memory are:
                                                                                                     0x8: 251
0x9: 249
                                                                                                     0x9:
0xa:
                                                                                                               241
                                                                                                     0xc:
0xd:
      def main():
                                                                                                     0xe:
                                                                                                     0x10:
                                                                                                     0x13:
           print("loading instructions from " + filename)
                                                                                                     0x15:
                                                                                                     0x16:
                                                                                                     0x17:
                                                                                                     0x1a:
           for instr in file:
                                                                                                     0x1b:
                                                                                                     0x1d:
                                                                                                     0x1e:
                                                                                                     0x20:
                                                                                                     0x21:
                                                                                                     0x22:
                                                                                                     0x23:
                                                                                                      0x24:
                                                                                                     0x25:
                                                                                                     0x27:
           simulate(instr_list, my_registers, my_memory)
                                                                                                     0x28:
                                                                                                      Process returned 0 (0x0)
                                                                                                                                            execution time
                                                                                                     Press any key to continue . . .
```

 $add_r 2 3 \#r2 = r2 + r3$ 

srl 3 0

lw 3 1 #reload value at address in r1

#### Seed = 118: **Assembly Code:** #the initial seed code goes here, will be different for each seed half lui 7 # has implicit register use, r3 = x << 4addi\_r0 6 # r0 = v#3 is register destination, or of r3 r0 or\_r 3 0 #store s0 sw 3 1 #contents of r3 stored at address in r1 mult 3 3 #square the seed #stores mask of most significant 3 bits of r3 in r2 mask\_top 2 3 andi r3 15 #bit mask the least significant 3 bits of r3, store in r3 srl 2 1 # r2 = r2 >> 8or\_r 3 2 # r3 = r3 or r2# r1 = r1 + 1 memory address increment addi\_r1 1 sub\_count 1 #decriment counter register by 1 sw 3 1 branch\_nz 7 #if implicit counter register != 0, pc -= r7 count\_reset #seed sum subi\_r1 1 lw 2 1 add r32 sub\_count 1 branch\_nz 9 #average addi r1 1 srl 3 2 addi\_r1 15 addi r1 1 sw 3 1 subi r1 15 #memory address in r1 back at 2008 subi r1 1 count\_reset #hamming weight, memory address is back at start lw 3 1 zero 2 #r2 = 0 (number of set bits counter) andi\_r3 1 #check bit 0

```
andi_r3 1 #check bit 1
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
andi_r3 1 #check bit 2
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
srl 3 0
andi_r3 1 #check bit 3
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
srl 3 0
srl 3 0
andi_r3 1 #check bit 4
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 5
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 6
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
```

srl 3 0

```
srl 3 0
andi_r3 1 #check bit 7
add_r 23 \#r2 = r2 + r3
addi r1 15
addi_r1 3 #move forward 18 bytes in memory
         #store r2 in that address
sw 2 1
subi r1 15
subi_r1 2 #memory update to next seed value, requires subtraction by 16
sub count 1
branch_nz 8 #if implicit counter register != 0, pc -= r8
count_reset
addi_r1 1 # address should now be M[18]
lw 2 1
         #load h0 to r2
#hamming sum
addi_r1 1
           # address of next hamming number
lw 3 1
       #load to temp
add_r 2 3 #add_r to total sum
sub_count 1 #decrement counter
branch_nz 10 #if counter != 0, loop
#average
srl 2 2
       \#r2 = r2 >> 4
sw 2 1
          #store r2 in address in r1
Machine Code:
00100111
00000110
10011100
01001101
01101111
01111011
00111111
10001001
10011110
00010001
11100001
01001101
10100111
10110111
11010001
01011001
```

. . . . . . . . .

**Screenshots:** 

```
Atom

▼ C:\Users\saman\AppData\Local\Programs\Python\Python3... —

                                                                                    loading instructions from machine_s118.txt
***Simulation started***
***Simulation Finished***
                                                                                    Instruction count:1274
                                                                                    The contents of the registers are:
      import instructions
                                                                                    $0: 6
$1: 41
      from simulator import simulate
                                                                                    $5: 61440
                                                                                    $7: -8
$8: -59
      def main():
           my_registers = objects.registers()
                                                                                    $10: -4
                                                                                    PC: 97
                                                                                     The contents of the memory are:
                                                                                    0x8:
0x9:
                                                                                             52
10
           print("loading instructions from " + filename)
                                                                                     0x1a:
                                                                                    0x1b:
                                                                                    Process returned 0 (0x0)
                                                                                                                          execution time : 0.512 s
                                                                                    Press any key to continue . . .
           instr_list.append(objects.instr_parsed('11111111'))
           simulate(instr_list, my_registers, my_memory)
```

#### **Seed = 79:**

#### **Assembly Code:**

```
#the initial seed code goes here, will be different for each seed half_lui 4  # has implicit register use, r3 = x << 4 addi_r0 15  # r0 = y or_r 3 0  # 3 is register destination, or of r3 r0
```

```
#store s0
sw 3 1 #contents of r3 stored at address in r1
mult 33
                   #square the seed
mask_top 2 3
                #stores mask of most significant 3 bits of r3 in r2
andi r3 15
                   #bit mask the least significant 3 bits of r3, store in r3
srl 2 1
                   # r2 = r2 >> 8
               # r3 = r3 or r2
or_r 3 2
addi_r1 1
                   \# r1 = r1 + 1 memory address increment
sub_count 1
                  #decriment counter register by 1
sw 3 1
branch nz 7
                  #if implicit counter register != 0, pc -= r7
count_reset
```

#seed sum

### Vishal Parikh: Group\_9 subi\_r1 1 lw 2 1 add\_r 3 2 sub\_count 1 branch\_nz 9 #average addi\_r1 1 srl 3 2 addi\_r1 15 addi\_r1 1 sw 3 1 subi\_r1 15 subi\_r1 1 #memory address in r1 back at 2008 count\_reset #hamming weight, memory address is back at start lw 3 1 zero 2 #r2 = 0 (number of set bits counter) #check bit 0 andi\_r3 1 $add_r 23 \#r2 = r2 + r3$ lw 3 1 #reload value at address in r1 srl 3 0 andi r3 1 #check bit 1 $add_r 2 3 \#r2 = r2 + r3$ lw 3 1 srl 3 0 srl 3 0 andi\_r3 1 #check bit 2 $add_r 2 3 \#r2 = r2 + r3$ lw 3 1 srl 3 0 srl 3 0 srl 3 0 andi\_r3 1 #check bit 3 $add_r 2 3 \#r2 = r2 + r3$ lw 3 1

lw 3 1

andi\_r3 1 #check bit 4 add\_r 2 3 #r2 = r2 + r3

```
srl 3 0
andi_r3 1 #check bit 5
add r 2 3 \# r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 6
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 7
add_r 23 \#r2 = r2 + r3
addi_r1 15
addi_r1 3 #move forward 18 bytes in memory
          #store r2 in that address
sw 2 1
subi_r1 15
subi_r1 2 #memory update to next seed value, requires subtraction by 16
sub count 1
branch_nz 8 #if implicit counter register != 0, pc -= r8
count reset
addi r1 1
            # address should now be M[18]
lw 2 1
          #load h0 to r2
#hamming sum
            # address of next hamming number
addi_r1 1
lw 3 1
          #load to temp
add_r 2 3
             #add_r to total sum
sub_count 1 #decrement counter
```

branch\_nz 10 #if counter != 0, loop

Vishal Parikh: Group\_9

#### #average

srl 2 2 #r2 = r2 >> 4

sw 2 1 #store r2 in address in r1

#### **Machine Code:**

#### **Screenshots:**

```
Select C:\Users\saman\AppData\Local\Programs\Pyt...
                                                                                                                                                                   loading instructions from machine.txt
***Simulation started***
***Simulation Finished***
objects.p × main.py
                                                                                                 Instruction count:1274
                                                                                                 The contents of the registers are:
    def main():
                                                                                                $1: 41
$2: 1
$3: 1
$5: 61440
         my_memory = objects.memory()
filename = 'machine.txt'
                                                                                                $7: -8
$8: -59
$9: -4
                                                                                                 $10: -4
PC: 97
         print("loading instructions from " + filename)
                                                                                                 The contents of the memory are:
                                                                                                0x8:
0x9:
                                                                                                 0xa:
                                                                                                 0xb:
                                                                                                 0xc:
                                                                                                 0xd:
                                                                                                 0xe:
                                                                                                 0x10:
                                                                                                0x11:
0x12:
                                                                                                 0x13:
                                                                                                0x14:
0x14:
                                                                                                 0x16:
         simulate(instr_list, my_registers, my_memory)
                                                                                                 0x17:
                                                                                                 0x18:
                                                                                                 0x1a:
                                                                                                 0x1b:
                                                                                                 0x1c:
input
                                                                                                0x1d:
0x1e:
registers.PC
                                                                                                 0x1f:
                                                                                                 0x21:
```



## Seed = 107 (self-testing) Assembly Code:

```
#the initial seed code goes here, will be different for each seed
             # has implicit register use, r3 = x << 4
half lui 6
addi r0 11
                   # r0 = 15
or_r 3 0
            # 3 is register destination, or of r3 r0
#store s0
sw 3 1 #contents of r3 stored at address in r1
mult 33
                   #square the seed
mask_top 2 3
                 #stores mask of most significant 3 bits of r3 in r2
                   #bit mask the least significant 3 bits of r3, store in r3
andi r3 15
srl 2 1
                   # r2 = r2 >> 8
               # r3 = r3 or r2
or_r 3 2
                   \# r1 = r1 + 1 memory address increment
addi r1 1
                  #decriment counter register by 1
sub_count 1
sw 3 1
                  #if implicit counter register != 0, pc -= r7
branch_nz 7
count_reset
```

```
#seed sum
subi_r1 1
lw 2 1
add_r 3 2
sub_count 1
branch_nz 9
#average
addi_r1 1
srl 3 2
addi_r1 15
addi_r1 1
sw 3 1
subi_r1 15
subi_r1 1
            #memory address in r1 back at 2008
count_reset
#hamming weight, memory address is back at start
lw 3 1
zero 2
         \#r2 = 0 (number of set bits counter)
andi_r3 1
              #check bit 0
add_r 2 3 \#r2 = r2 + r3
lw 3 1 #reload value at address in r1
srl 3 0
andi_r3 1 #check bit 1
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
andi_r3 1 #check bit 2
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
srl 3 0
andi_r3 1 #check bit 3
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
srl 3 0
srl 3 0
srl 3 0
andi_r3 1 #check bit 4
```

```
Vishal Parikh: Group_9
add r 2 3 \# r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 5
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
andi_r3 1 #check bit 6
add_r 2 3 \#r2 = r2 + r3
lw 3 1
srl 3 0
andi r3 1 #check bit 7
add_r 2 3 \#r2 = r2 + r3
addi_r1 15
addi_r1 3 #move forward 18 bytes in memory
          #store r2 in that address
sw 2 1
subi r1 15
subi_r1 2 #memory update to next seed value, requires subtraction by 16
sub count 1
branch_nz 8 #if implicit counter register != 0, pc -= r8
count_reset
addi_r1 1
            # address should now be M[18]
lw 2 1
           #load h0 to r2
```

### #hamming sum

addi\_r1 1 # address of next hamming number lw 3 1 #load to temp

add\_r 2 3 #add\_r to total sum sub\_count 1 #decrement counter

branch\_nz 10 #if counter != 0, loop

#### #average

srl 2 2 #r2 = r2 >> 4

sw 2 1 #store r2 in address in r1

#### **Machine Code:**

. . . . . . . .

. . . . . . . . .

**Screenshots:** 

```
tom
                                                                                                 ₹ C:\Users\saman\AppData\Local\Programs\Py... —
                                                                                                loading instructions from machine_s107.txt
***Simulation started***
***Simulation Finished***
                                                                                                The contents of the registers are:
                                                                                                $0: 11
$1: 41
     from simulator import simulate
                                                                                                $2: 1
$3: 1
$5: 61440
     def main():
                                                                                                $7: -8
$8: -59
                                                                                                $10: -4
                                                                                                PC: 97
          print("loading instructions from " + filename)
                                                                                                The contents of the memory are:
                                                                                                0x8:
                                                                                                0x9:
                                                                                                0xa:
                                                                                                0xb:
                                                                                                0xc:
                                                                                                0xd:
                                                                                                0xe:
0xf:
                                                                                                0x10:
                                                                                                0x11:
                                                                                                0x12:
                                                                                                0x13:
                                                                                                0x14:
                                                                                                0x15:
                                                                                                0x16:
                                                                                                0x18:
                                                                                                0x1a:
                                                                                                0x1c:
                                                                                                0x1d:
                                                                                                0x1e:
                                                                                                0x1f:
                                                                                                0x20:
                                                                                          ■ Select C:\Users\saman\AppData\Local\Programs\Pyt... —
                                                                                          The contents of the memory are:
              main.py
                                                                                         0x8:
0x9:
                                                                                                  79
17
                                                                                         0xa:
                                                                                         0xb:
                                                                                         0xc:
                                                                                         0xd:
          my_registers = objects.registers()
                                                                                         0xe:
          my_memory = objects.memory()
filename = 'machine.txt'
                                                                                         0x10:
                                                                                         0x11:
                                                                                         0x13:
                                                                                         0x14:
0x15:
                                                                                         0x16:
                                                                                         0x17:
                                                                                         0x18:
                                                                                         0x1a:
           for instr in file:
                                                                                         0x1b:
                                                                                         0x1c:
                                                                                         0x1d:
                                                                                         0x1e:
                                                                                         0x1f:
                                                                                         0x20:
                                                                                         0x21:
0x22:
                                                                                         0x24:
                                                                                         0x25:
                                                                                         0x26:
                                                                                         0x27:
           simulate(instr_list, my_registers, my_memory)
                                                                                         0x28:
                                                                                         0x29:
 No results found for 'input'
                                                                                         Process returned 0 (0x0)
                                                                                                                                execution time : 0.595
  input
                                                                                         Press any key to continue . . .
  registers.PC
```

### Table of group activity

| Time/Location                    | Activity            | Achieved/To Do                                                                          | Members |
|----------------------------------|---------------------|-----------------------------------------------------------------------------------------|---------|
| Week 8 / library                 | General planning    | Set up github,<br>discussed project,<br>laid out tasks                                  | all     |
| Week 9 / whatsapp                | Picked tasks        | Decided who would<br>do what, more<br>general planning                                  | all     |
| Week 10 / library                | ISA design          | Began designing the structure of the ISA                                                | all     |
| Week 11/12 online and individual | Coding and diagrams | Coding the isa and simulator, drawing ALU and CPU diagrams, deciding on instruction set | all     |
| Week 12 / library                | finishing           | Debugging, control signals table and writing report                                     | all     |

## **Individual Activity Log**

| Time/Location        | Activity            | Achieved/To Do                                                                          |  |  |
|----------------------|---------------------|-----------------------------------------------------------------------------------------|--|--|
| Week 8               | General planning    | Set up github,<br>discussed project,<br>laid out tasks                                  |  |  |
| Week 9               | Picked tasks        | Decided who would<br>do what, more<br>general planning                                  |  |  |
| Week 10              | ISA design          | Began designing the structure of the ISA                                                |  |  |
| Week 11/12 individua | Coding and diagrams | Coding the isa and simulator, drawing ALU and CPU diagrams, deciding on instruction set |  |  |
| Week 12              | finishing           | Debugging, control signals table and writing report                                     |  |  |