

# MT7621 Giga Switch Programming Guide

Version: 0.3

Release date: 2014-10-0709

© 2014 MediaTek Inc.

This document contains information that is proprietary to MediaTek Inc.

Unauthorized reproduction or disclosure of this information in whole or in part is strictly prohibited.

Specifications are subject to change without notice.



#### Overview

MT7621 GSW is a highly integrated Ethernet switch with high performance and non-blocking transmission. It includes a 7-port Gigabit Ethernet MAC and a 5-port Gigabit Ethernet PHY for several applications, such as xDSL, xPON, WiFi AP, and cable modem. MT7621 GSW enables an advanced power-saving feature to meet the market requirement. It complies with IEEE803.3az for Energy Efficient Ethernet and cable-length/link-down power saving mode. MT7621 GSW is also designed for cost-sensitive applications in retail and Telecom market. MediaTek's industry-leading techniques provide customers with the most cost-competitive and lowest power consumption Ethernet product in the industry. Please refer to the below figure to know the construct of MT7621 GSW.

### **Functional Block Diagram**





# **Document Revision History**

| Revision | Date       | Author     | Description                |
|----------|------------|------------|----------------------------|
| 0.0      | 2014-04-29 | PeterCT WU | Initial version            |
| 0.1      | 2014-05-26 | PeterCT Wu | Source from 7530           |
| 0.2      | 2014-09-09 | PeterCT Wu | Add loop detection section |



# **Table of Contents**

| Over  | view        |                                           | 2              |
|-------|-------------|-------------------------------------------|----------------|
| Func  | tional      | Block Diagram                             | 2              |
| Docur | nent R      | evision History                           | 3              |
| Table | of Co       | ontents                                   | 4              |
| 1     |             | tion Description                          |                |
| •     |             | Mode setting                              |                |
|       | 1.1         | Reset                                     | 6              |
|       | 1.2         | Access control list (ACL)                 |                |
|       | 1.3         |                                           |                |
|       | 1.4         | Broadcast Storm suppression               |                |
|       | 1.5         | Drop Precedence control                   | 15             |
|       | 1.6<br>1.7  | Flow control                              |                |
|       |             | Ingress rate control                      |                |
|       | 1.8         | Link Status                               |                |
|       | 1.9<br>1.10 | Link StatusLink Status change             |                |
|       |             | LED controller                            |                |
|       |             | Loop Detection                            |                |
|       | 1.12        | MAC forward control                       | 30             |
|       | 1.13        | MAC table aging time                      | əs             |
|       |             |                                           |                |
|       | 1.15        | MAC table Output queue                    | 41<br>12       |
|       | 1.10        | VLAN setting                              | <del>4</del> 2 |
|       |             | QoS (Quality of Services)                 |                |
|       |             | Special tag format                        |                |
|       |             | Local port enable                         |                |
|       |             | System MAC Controller                     |                |
|       |             | MIB (management information base) counter |                |
| 2     |             | x                                         |                |
| _     |             | 4                                         |                |
|       | 2.1         | User Port                                 |                |
| ~     |             | Translation Port                          | 65             |
|       | 2.3         | Transparent Port                          |                |
|       | 2.4         | Security mode                             |                |
|       | 2,5         | Check mode                                | -              |
|       | 2.6         | Fallback mode                             |                |
|       | 2.7         | Port Matrix mode                          | 67             |



# MT7621 Giga Switch Programming Guide

**Confidential A** 

**Lists of Tables and Figures** 



# 1 Function Description

# 1.1 Mode setting

The register 0x 7800 is hardware trap, it is made when power on (define by boot-strap resistance). You can change it by writing 0x7804. Finally, the system would active according 0x7804 not 0x7800. Some registers of 0x7800 cannot be changed. For detail, please check the switch register map. You should check it bit by bit.

| 0000780 | 00 | <u>HWTF</u>            | RAP |       | Hard   | vare 1 | Гrap S | Status Register        |                         |        |                         |       |    |         |       | 01007FFF |  |  |  |
|---------|----|------------------------|-----|-------|--------|--------|--------|------------------------|-------------------------|--------|-------------------------|-------|----|---------|-------|----------|--|--|--|
| Bit     | 31 | 30                     | 29  | 28    | 27     | 26     | 25     | 24                     | 23                      | 22     | 21                      | 20    | 19 | 18      | 17    | 16       |  |  |  |
| Name    |    |                        |     |       |        |        |        |                        | ·                       |        | Y                       |       |    |         |       |          |  |  |  |
| Type    |    |                        |     |       |        |        |        | X 7                    |                         |        |                         |       |    |         |       |          |  |  |  |
| Reset   |    |                        |     |       |        |        | 4      |                        |                         |        |                         |       |    |         |       |          |  |  |  |
| Bit     | 15 | 14                     | 13  | 12    | 11     | 10     | 9      | . 8                    | 7                       | 6      | 5                       | 4     | 3  | 2       | 1     | 0        |  |  |  |
| Name    |    | ht_loo<br>pdet_<br>dis |     | ht_sm | i_addr | ht_xta |        | ht_p6<br>_intf_<br>dis | ht_p5<br>_intf_<br>mode | _intf_ | ht_c_<br>mdio_<br>bps_n | prom_ |    | ht_chip | _mode |          |  |  |  |
| Type    |    | RO                     | RO  | R     | 0      | R      | 0      | RO                     | RO                      | RO     | RO                      | RO    |    | R       | 0     |          |  |  |  |
| Reset   |    | 1                      | 1   | 1     | 1      | 1      | 1      | 1                      | 1                       | 1      | 1                       | 1     | 1  | 1       | 1     | 1        |  |  |  |

If you want to change 0x7804, you need to set bit 16 as 1 of 0x7804 first.

| 000078 | 04 | MHW                     | TRAP |        | Modif  |        | 0100000F |       |    |        |                          |                         |    |         |       |                      |
|--------|----|-------------------------|------|--------|--------|--------|----------|-------|----|--------|--------------------------|-------------------------|----|---------|-------|----------------------|
| Bit    | 31 | 30                      | 29   | 28     | 27     | 26     | 25       | 24    | 23 | 22     | 21                       | 20                      | 19 | 18      | 17    | 16                   |
| Name   |    |                         | 1    |        |        |        |          |       |    |        |                          | csr_p<br>5_phy<br>0_sel |    |         |       | csr_c<br>hg_tra<br>p |
| Type   |    |                         |      | 7      |        |        |          |       |    |        |                          | RW                      |    |         |       | RW                   |
| Reset  |    |                         |      | 7      |        |        |          |       |    |        |                          | 0                       |    |         |       | 0                    |
| Bit    | 15 | 14                      | 13   | 12     | 11     | 10     | 9        | 8     | 7  | 6      | 5                        | 4                       | 3  | 2       | 1     | 0                    |
| Name   |    | csr_lo<br>opdet<br>_dis |      | csr_sr | ni_add | csr_xt | al_fsel  | csr_p |    | 5_intf | csr_c_<br>mdio_<br>bps_n |                         |    | csr_chi | p_mod | le                   |
| Type   | RW | RW                      | RW   | R      | 0      | R      | 0        | RW    | RW | RW     | RW                       | RO                      |    | R       | 0     |                      |
| Reset  | 0  | 0                       | 0    | 0      | 0      | 0      | 0        | 0     | 0  | 0      | 0                        | 0                       | 1  | 1       | 1     | 1                    |

| Bit(s) Name        | Description                                                                          |
|--------------------|--------------------------------------------------------------------------------------|
| 20 csr_p5_phy0_sel | When p5_intf_sel == 1'b0, the external device will be connected to 0: GPHY4 1: GPHY0 |
| 16 csr_chg_trap    | Change HW-TRAP setting  1: Change  0: Use default HW-TRAP setting                    |
| 15 csr_gsw_ck_sel  | Control GSW_CK (if csr_chg_trap == 1) 0: 500MHz 1: 200MHz                            |
| 14 csr_loopdet_dis | Hardware Loop Detection Disable (if csr_chg_trap == 1)                               |





|       |                  | 0: Enable<br>1: Disable                                                                                                                                                                                                                                                                |
|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13    | csr_p5_intf_sel  | Port 5 Interface Selection (if csr_chg_trap == 1)                                                                                                                                                                                                                                      |
|       |                  | P5 Interface connects to GMAC5     P5 Interface connects to GePHY4 or GePHY0 (depends on csr_p5_phy0_sel)                                                                                                                                                                              |
| 12:11 | csr_smi_addr     | csr_smi_addr is equal to ht_smi_addr[1:0] (offset: 0x7800, bit 12-11) since this hardware trap cannot be modified by software.  Bit 4 and bit 3 of SMI address  Bit [2:0] = 0x7  Note: We would suggest that SMI address of GSW is 0x1f. If not, you need to change the driver of GSW. |
| 10:9  | csr_xtal_fsel    | csr_xtal_fsel is equal to ht_xtal_fsel[1:0](offset: 0x7800, bit 10~9)since this hardware trap cannot be modified by software.  0: Rev.  1: 20MHz  2: 40MHz  3: 25MHz                                                                                                                   |
| 8     | csr_p6_intf_dis  | From hw_trap[8] Port 6 Interface Disable (if csr_chg_trap == 1) 0: Enable 1: Disable                                                                                                                                                                                                   |
| 7     | csr_p5_intf_mode | Port 5 Interface Mode (if csr_chg_trap == 1) 0: GMII/MII 1: RGMII                                                                                                                                                                                                                      |
| 6     | csr_p5_intf_dis  | Port 5 Interface Disable (if csr_chg_trap == 1)  1: Disable  0: Enable                                                                                                                                                                                                                 |
| 5     | csr_c_mdio_bps_n | Directly access phy mdc (if csr_chg_trap==1)  0: Directly access PHY registers via C_MDC/C_MDIO  1: Indirectly access PHY registers                                                                                                                                                    |
| 4     | csr_eeprom_en    | csr_eeprom_en is equal to ht_eeprom_en (offset: 0x7800, bit 4) since this hardware trap cannot be modified by software.                                                                                                                                                                |
| 3:0   | csr_chip_mode    | csr_chip_mode is equal to ht_chip_mode[3:0] (offset: 0x7800, bit 3~0) since this hardware trap cannot be modified by software.  Must be 0xf.                                                                                                                                           |

# 1.2 Reset

MEDIATER

Check the Register 0x7000 if you want to do the software reset to switch or PHY. Usually, we would set 0x7000 as 0x3 for re-start switch.

| 0000700 | )0 | SYS_  | CTRL        |      | Syste       | m Co  | ntrol |       |       |       |        |       |    |       | 000   | 00000 |
|---------|----|-------|-------------|------|-------------|-------|-------|-------|-------|-------|--------|-------|----|-------|-------|-------|
| Bit     | 31 | 30    | 29          | 28   | 27          | 26    | 25    | 24    | 23    | 22    | 21     | 20    | 19 | 18    | 17    | 16    |
| Name    |    |       |             |      |             |       |       |       |       | _     | MAC_   |       |    |       |       | BMU_  |
|         |    |       | )           |      |             |       |       |       |       |       | _      |       |    |       |       | MEM_  |
| /       |    |       |             |      |             |       |       |       |       | IT    | NIT    | INIT  |    |       |       | INIT  |
| Type    |    |       |             |      |             |       |       |       |       | RO    | RO     | RO    |    |       |       | RO    |
| Reset / |    |       |             |      |             |       |       |       |       | 0     | 0      | 0     |    |       |       | 0     |
| Bit     | 15 | / 14  | 13          | 12   | 11          | 10    | 9     | 8     | 7     | 6     | 5      | 4     | 3  | 2     | 1     | 0     |
| Name    |    | TRTC  | <b>MASK</b> | CTRL | <b>ADDR</b> | VLN_  | MIB_B | PB_BI | PL_BI | FL_BI | MDIST  | MDIST |    | SW_P  | SW_S  | SW_R  |
|         |    | M_BIS | BIST        | BIST | BIST        | BIST_ | IST_S | ST_ST | ST_ST | ST_ST | CMP    | EN    |    | HY_R  | YS_R  | EG_R  |
| A       |    | T_STS | _STS        | _STS | _STS        | STS   | TS    | S     | S     | S     | _CIVIP | _EN   |    | ST    | ST    | ST    |
| Type    |    | RO    | RO          | RO   | RO          | RO    | RO    | RO    | RO    | RO    | RO     | RW    |    | R/W/S | R/W/S | R/W/S |
|         |    | NO    | ΝÜ          | NO   | NO          | NO    | NO    | NO    | NO    | NO    | NO     | LVVV  |    | С     | С     | С     |



|  | Reset |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | 0 | 0 | 0 |
|--|-------|--|---|---|---|---|---|---|---|---|---|---|---|--|---|---|---|
|--|-------|--|---|---|---|---|---|---|---|---|---|---|---|--|---|---|---|

## 1.3 Access control list (ACL)

ACL Rule table is implemented along with packet parser. For the incoming packet, 2-bytes packet content will be filtered sequentially and compared with 64 patterns in the ACL rule table. When one pattern is hit, the corresponding rule flag will be set. After the whole packet is done, the final 64-bits rule flag will be sent to the ACL look-up engine to get the corresponding rule control. GSW can support up to 32 entries ACL rules.



Take port 0 for example:

0x2004 ff0400 //enable ACL of port 0, this setting is by per-port.

After enable ACL, you need to setup ACL hit pattern. We would check the VLAN for example here.

First:

Set ACL pattern:

0x94 ffff8100 //"ffff" mean compare 2-bytes payload and need match 0x8100. 0x98 0008ff0c //ACL pattern enable, MAC header. P0 to P6. Offset 12byte.

0x90 80005001 //bit [15:12]: 4'b0101:

//Write the specific ACL Table entry. It is 1st rule.



Second:

Set ACL mask:

 $0x94\ 00000021$  //0x21 = 0010.0001 . Active 1<sup>st</sup> and 6<sup>th</sup> rule.

0x98 00000000

0x90 80009002 //bit [15:12]: 4'b1001: Write the specific 3<sup>rd</sup> ACL Mask entry

//use mask can enable many rules at the same time

#### Or set ACL mask (another sample):

 $0x94\ 00000004$  //0x4=0100. Active 3<sup>th</sup> rule.

//The first Mask start from "0", so the 64<sup>th</sup> mask entry is 0x3f(63).

#### Setup the ACL action:

0x94 18000080 //Refer to 0x0094 (ACL rule control). This is used for drop packet.

0x98 00000000

0x90 8000b001 //bit [15:12]: 4'b1011: Write ACL rule control entry, Action for 1<sup>st</sup> rule.

//The first rule entry need to start from "1".

| Destination<br>Address | Source<br>Address | VLAN TAG | Type /<br>Length | Payload   | FCS    |
|------------------------|-------------------|----------|------------------|-----------|--------|
| 6 byte                 | 6 byte            | 4byte    | 2byte            | 1500 byte | 4 byte |

| 00002004 |     | Port Control of P0 | 00FF0000 |
|----------|-----|--------------------|----------|
| UUUUZUU4 | PUR | Port Control of Pu | UUFFUUUU |

| Bit   | 31   | 30           | 29 | 28  | 27                | 26         | 25                  | 24                  | 23          | 22  | 21   | 20    | 19     | 18           | 17                | 16    |
|-------|------|--------------|----|-----|-------------------|------------|---------------------|---------------------|-------------|-----|------|-------|--------|--------------|-------------------|-------|
| Name  | REV0 | MLDv<br>2_EN | EG | TAG | REV1              | Ē.         | ORT_P               | RI                  |             |     |      | PORT_ | MATRIX | (            |                   |       |
| Type  | DC   | RW           | R  | W   | DC                |            | RW                  |                     |             | R   | W    |       |        |              |                   |       |
| Reset | 0    | 0            | 0  | 0   | 0                 | 0          | 0                   | 0                   | 1           | 1   | 1    | 1     | 1      | 1            | 1                 | 1     |
| Bit   | 15   | 14           | 13 | 12  | 11                | 10         | 9                   | 8                   | 7           | 6   | 5    | 4     | 3      | 2            | 1                 | 0     |
| Name  |      |              |    |     | UP2T<br>AG_E<br>N | ACL_<br>EN | PORT<br>_TX_<br>MIR | PORT<br>_RX_<br>MIR | ACL_<br>MIR | MIS | PORT | _FW   | REV3   | VLAN<br>_MIS | PORT <sub>.</sub> | _VLAN |
| Type  |      | DC           |    | RW  | RW                | RW         | RW                  | RW                  | RW          |     | RW   |       | DC     | RW           | R'                | W     |
| Reset | 0    | 0            | 0  | 0   | 0                 | 0          | 0                   | 0                   | 0           | 0   | 0    | 0     | 0      | 0            | 0                 | 0     |

#### 00000090 VTCR VLAN Table Control 00000000

| Bit   | 31    | 30 | 29 | 28 | 27 |                     |   |    |    |   |    |   |   |    |   |      |
|-------|-------|----|----|----|----|---------------------|---|----|----|---|----|---|---|----|---|------|
| Name  | BUSY  | 7  |    |    |    |                     |   | RE | V0 |   |    |   |   |    |   | NVLD |
| Type  | W1C   | DC |    |    |    |                     |   |    |    |   |    |   |   | RO |   |      |
| Reset | 0     | 0  | 0  | 0  | 0  | 0 0 0 0 0 0 0 0 0 0 |   |    |    |   |    |   |   |    |   | 0    |
| Bit   | 15    | 14 | 13 | 12 | 11 | 10                  | 9 | 8  | 7  | 6 | 5  | 4 | 3 | 2  | 1 | 0    |
| Name  |       | FU | NC |    |    |                     |   |    |    | V | ID |   |   |    |   |      |
| Type  | RW RW |    |    |    |    |                     |   |    |    |   |    |   |   |    |   |      |
| Reset | 0     | 0  | 0  | 0  | 0  | 0                   | 0 | 0  | 0  | 0 | 0  | 0 | 0 | 0  | 0 | 0    |



| Bit(s) | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | BUSY      | VLAN Table Is Busy SW can set this bit to 1 only if this bit is reset. After the VTCR register is written and this bit is set, this chip will perform the corresponding function on the VLAN table based on FUNC bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 30:17  | REV0      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 16     | IDX_INVLD | Entry is not Valid  This index for the access control is out of the valid index.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15:12  | FUNC      | Access Control Function  Whenever VTCR register is written and bit.31 is set, this chip will perform the corresponding function on the VLAN table based on FUNC bits.  0: Read the specified VID Entry from VAWD# register based on VID bits  1: Write the specified VID entry though VAWD# register based on VID bits.  2: Make the specified VID entry invalid based on VID bits.  3: Make the specified VID entry valid based on VID bits.  4: Read the specified ACL Table entry.  5: Write the specified ACL Table entry.  6: Read the specified ACL Table entry.  7: Write the specified ACL Mask entry.  9: Write the specified ACL Mask entry.  10: Read the specified ACL Rule Control entry.  11: Write the specified ACL Rate Control entry.  12: Read the specified ACL Rate Control entry.  13: Write the specified ACL Rate Control entry.  14: Reserved  15: Reserved |
| 11:0   | VID       | 1. VLAN ID Number: 0x0 to 0x1F (16) 2. ACL table index: 0x0 to 0x3F (64) 3. ACL mask control: 0x0 to 0x3F (32 or 64)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### 0x94

# (ACL Rule Table)

| Bits  | Туре | Name     | Description             | Initial value |
|-------|------|----------|-------------------------|---------------|
| 31:16 | RW   | BIT_MASK | Comparison Pattern Mask | 0x0           |
| 15:0  | RW   | CMP_PAT  | Comparison Pattern      | 0x0           |

# (ACLRule Mask)

| Bits Type | Name     | Description   | Initial value |
|-----------|----------|---------------|---------------|
| 31:0 RW   | ACL_MASK | ACLMask[31:0] | 0x0           |



## (ACLRule Control)

| Bits  | Туре | Name         | Description                    | Initial value |
|-------|------|--------------|--------------------------------|---------------|
| 31:30 | -    | -            | Reserved                       | 0x0           |
| 29    | RW   | ACL_MANG     | Management Frame Attribute     | 0x0           |
| 28    | RW   | INT_EN       | Interrupt Enable               | 0x0           |
| 27    | RW   | ACL_CNT_EN   | Enable ACL Hit Count           | 0x0           |
| 26:24 | RW   | CNT_IDX      | Counter Group Index            | 0x0           |
| 23    | RW   | VLAN_PORT_EN | Swap VLAN Member               | 0x0           |
| 22    | RW   | DA_SWAP      | Multicast MAC Address Swap     | 0x0           |
| 21    | RW   | SA_SWAP      | Source MAC Address Swap        | 0x0           |
| 20    | RW   | PPP_RM       | PPPoE Header Removal           | 0x0           |
| 19    | RW   | LKY_VLAN     | Leaky VLAN                     | 0x0           |
| 18:16 | RW   | EG_TAG       | Egress VLAN Tag Attribute      | 0x0           |
| 15:8  | RW   | PORT         | Destination Port / VLAN Member | 0x0           |
| 7     | RW   | PORT_EN      | Force Destination port         | 0x0           |
| 6:4   | RW   | PRI_USER     | User Priority from ACL         | 0x0           |
| 3     | RW   | MIR_EN       | Frame Copy to Mirror Port      | 0x0           |
| 2:0   | RW   | PORT_FW      | Frame TO_CPU Forwarding        | 0x0           |

#### 0x98

### (ACL Rule Table)

| Bits  | Type | Name      | Description                  | Initial value |
|-------|------|-----------|------------------------------|---------------|
| 31:20 |      | 7         | Reserved                     | 0x0           |
| 19    | RW   | EN        | ACL Pattern Enable           | 0x0           |
| 18:16 | RW   | OFST_TP   | Offset Range                 | 0x0           |
| 15:8  | RW   | SP        | Incoming Source Port Bit-map | 0x0           |
| 7:1   | RW   | word_ofst | Word Offset                  | 0x0           |
| 0     | RW   | CMP_SEL   | Comparison mode selection    | 0x0           |

# Offset range table:

- 0: MAC Header (inc. VLAN tags and Length/Type) (L2 Offset)
- 1: L2 Payload (L2 Offset)
- 2: IP Header (L3 Offset)

- 3: IP Datagram (L3 Offset)
- 4: TCP/UDP Header (L4 Offset)
- 5: TCP/UDP Datagram (L4 Offset)
- 6: IPv6 Header (L3 Offset)
- 7: Reserved

#### (ACLRule Mask)

| Bits | Туре | Name     | Description     | Initial value |
|------|------|----------|-----------------|---------------|
| 31:0 | RW   | ACL_MASK | ACL Mask[63:32] | 0x0           |

#### (ACL Rule Control)

| Bits  | Туре | Name              | Description                                                                              | Initial value |
|-------|------|-------------------|------------------------------------------------------------------------------------------|---------------|
| 31:24 | RW   | Reserved          |                                                                                          | 0x0           |
| 23:19 | RW   | ACL_CLASS_ID<br>X | Class index for the 32-entries meter table                                               | 0x0           |
| 18:17 | RW   | Reserved          |                                                                                          | 0x0           |
| 16    | RW   | Reserved          |                                                                                          | 0x0           |
| 15:14 | RW   | Reserved          |                                                                                          | 0x0           |
| 13:11 | RW   | DROP_PCD_G        | User Defined Drop Precedence for Green color packet                                      | 0x0           |
| 10:8  | RW   | DROP_PCD_Y        | User Defined Drop Precedence for Yellow color packet                                     | 0x0           |
| 7:5   | RW   | DROP_PCD_R        | User Defined Drop Precedence for Red color packet                                        | 0x0           |
| 4:2   | RW   | CLASS_SLR         | User Defined Class Selector                                                              | 0x0           |
| 1     | RW   | CLASS_SLR_S<br>EL | Select original class_selector value or ACL control table defined class selector value   | 0x0           |
| 0     | RW   | DROP_PCD_SE       | Select original drop precedence value or ACL control table defined drop Precedence value | 0x0           |

# 1.4 Broadcast Storm suppression

Broadcast Storm is commonly caused by faulty protocol implementations, undetected network loops, or faulty network equipment. Broadcast storms can cause significant disruption to the network. Broadcast control is possible by using filters or user-defined throttle settings that limit broadcast/multicast propagation to a certain rate.

GSW provide the per-port broadcast storm controller, loop detection and alarm signal to avoid it. Here we show the example to do the rate-base control of Broadcast storm.

Register 0x30c0 is used for setting the loop detection.





You may set it if Broadcast storm came from port 1:

Set 0x30c0 as 0x1f130000 //port 0 ~ port 4 enable LPDET,

Set 0x211c as 0xce030303 //set port 1 to detect broadcast storm according to rate-based, and drop the packet. The limit rate is around 3Mbps for 1000Mbps, 100Mbps and 10Mbps base.

Read 0x30c0 again to check the per-port LPDET\_ALARMx information.

## 000030C0 LPDET CTRL LOOP DETECTION CONTROL REGISTER

| Bit   | 31                    | 30            | 29                        | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21                 | 20                   | 19                          | 18                   | 17          | 16   |
|-------|-----------------------|---------------|---------------------------|----|----|----|----|----|----|------|--------------------|----------------------|-----------------------------|----------------------|-------------|------|
| Name  |                       | LPDE<br>T_EN6 |                           |    |    |    |    |    |    |      | LPDE<br>T_PAS<br>S | LPDE<br>T_PE<br>RIOD | LPDE<br>T_LED<br>_RAT<br>_E | LPDET                | T_THRE<br>D | SHOL |
| Type  |                       | RW            | RW                        | RW | RW | RW | RW | RW | RW | RW   | RW                 | RW                   | RW                          |                      | RW          |      |
| Reset |                       | 0             | 0                         | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0                  | 0                    | 0                           | 0                    | 1           | 1    |
| Bit   | 15                    | 14            | 13                        | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5                  | 4                    | 3                           | 2                    | 1           | 0    |
| Name  | LPDE<br>T_ST_<br>LOOP | T_ST_         | LPDE<br>T_TR<br>AP_E<br>N |    |    |    |    | /  | 40 | T_AL | T_AL               | T_AL                 | T_AL                        | LPDE<br>T_ALA<br>RM2 | T_AL        | T_AL |
| Туре  | RO                    | RO            | RO                        |    |    |    |    |    | λ. | RO   | RO                 | RO                   | RO                          | RO                   | RO          | W1C  |
| Reset | 0                     | 0             | 0                         |    |    |    |    |    |    | 0    | 0                  | 0                    | 0                           | 0                    | 0           | 0    |

| Bit(s) | Name            | Description                                                                                                              |
|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------|
| 30     | LPDET_EN6       | Enable the loop detection ability of user port 6.  0: Disable 1: Enable                                                  |
| 29     | LPDET_EN5       | Enable loop detection the ability of user port 5.  0: Disable 1: Enable                                                  |
| 28     | LPDET_EN4       | Enable loop detection the ability of user port 4.  0: Disable 1: Enable                                                  |
| 27     | LPDET_EN3       | Enable loop detection the ability of user port 3.  0: Disable 1: Enable                                                  |
| 26     | LPDET_EN2       | Enable loop detection the ability of user port 2.  0: Disable 1: Enable                                                  |
| 25     | LPDET_EN1       | Enable loop detection the ability of user port 1. 0: Disable 1: Enable                                                   |
| 24     | LPDET_EN0       | Enable loop detection the ability of user port 0. 0: Disable 1: Enable                                                   |
| 23     | LPDET_PERIOD_EN | The loop detection frame is triggered by a periodical timer or by broadcast storm.  0: Broadcast mode 1: Periodical mode |
| 22     | LPDET_ALARM_EN  | Enable 2 kHz alarm output and per-port LED when loop is detected.  0: Disable 1: Enable                                  |
| 21     | LPDET_PASS      | Loop detection frame is blocked or passed to packet memory.                                                              |



# MT7621 Giga Switch Programming Guide

**Confidential A** 

|       |                 | 0: Blocked<br>1: Pass                                                                                                             |
|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 20    | LPDET_PERIOD    | Interval of transmitting loop detection frame in Periodical mode.                                                                 |
|       |                 | 0: 125 us<br>1: 1000 ms                                                                                                           |
| 19    | LPDET_LED_RATE  | LED blinking rate of per port when loop is detected.                                                                              |
|       |                 | 0: LED blinking at 2 Hz<br>1: LED blinking at 4 Hz                                                                                |
| 18:16 | LPDET_THRESHOLD | Number of missed loop detection frame before 2 kHz alarm is reset                                                                 |
| 15    | LPDET_ST_LOOP   | The status of loop detection. In LOOP state, the loop detection frame is transmitted, and the loop detection frames are received. |
|       |                 | 0: Not in Loop state 1: Loop state                                                                                                |
| 14    | LPDET_ST_BCST   | The status of loop detection. In BCST state, the loop detection frame is transmitted, but no loop detection frame is received.    |
|       |                 | 0: Not in BCST state 1: BCST state                                                                                                |
| 13    | LPDET_TRAP_EN   | Status of strap pin for loop detection 0: Disabled 1: Enabled                                                                     |
| 6     | LPDET_ALARM6    | The status of loop detected on port 6. This bit is cleared when LPDET_ALARM0 is written as 1.  0: Not detected 1: Detected        |
| 5     | LPDET_ALARM5    | The status of loop detected on port 5. This bit is cleared when LPDET_ALARM0 is written as 1.  0; Not detected 1: Detected        |
| 4     | LPDET_ALARM4    | The status of loop detected on port 4. This bit is cleared when LPDET_ALARM0 is written as 1.  0: Not detected 1: Detected        |
| 3     | LPDET_ALARM3    | The status of loop detected on port 3. This bit is cleared when LPDET_ALARM0 is written as 1.  0: Not detected 1: Detected        |
| 2     | LPDET_ALARM2    | The status of loop detected on port 2. This bit is cleared when LPDET_ALARM0 is written as 1.  0: Not detected 1: Detected        |
| 1     | LPDET_ALARM1    | The status of loop detected on port 1. This bit is cleared when LPDET_ALARM0 is written as 1.  0: Not detected                    |
|       | <i>&gt;</i>     | 1: Detected                                                                                                                       |
| 0     | LPDET_ALARM0    | The status of loop detected on port 0. This bit is cleared when it is written as 1.  0: Not detected  1: Detected                 |
|       |                 |                                                                                                                                   |

# 0000201C BSR Broadcast Storm Rate Control of P0 00000000

| Bit  | 31 ′ | 30    | 29    | 28          | 27          | 26          | 25   | 24    | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|------|------|-------|-------|-------------|-------------|-------------|------|-------|----------|----|----|----|----|----|----|----|
| Name | STRM | STRM  | STRM  | <b>STRM</b> | <b>STRM</b> | <b>STRM</b> |      |       |          |    |    |    |    |    |    |    |
|      | _MOD | _BC_I | _MC_I | _UC_I       | _DRO        | _PER        | STRM | _UNIT | STORM_1G |    |    |    |    |    |    |    |
|      | E    | NC    | NC    | NC          | P           | D           |      |       |          |    |    |    |    |    |    |    |
| Type | RW   | RW    | RW    | RW          | RW          | RW          | R'   | W     | RW       |    |    |    |    |    |    |    |



| Reset | 0          | 0  | 0  | 0  | 0  | 0  | 0 | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|-------|------------|----|----|----|----|----|---|-----------|---|---|---|---|---|---|---|---|
| Bit   | 15         | 14 | 13 | 12 | 11 | 10 | 9 | 8         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Name  | STORM_100M |    |    |    |    |    |   | STORM_10M |   |   |   |   |   |   |   |   |
| Type  | RW         |    |    |    |    |    |   | RW        |   |   |   |   |   |   |   |   |
| Reset | 0          | 0  | 0  | 0  | 0  | 0  | 0 | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit(s) | Name        | Description                                                                                                                 |
|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------|
| 31     | STRM_MODE   | Broadcast Storm Suppression                                                                                                 |
|        |             | 0: Packet-based (1 second period) 1: Rate-based                                                                             |
| 30     | STRM_BC_INC | Broadcast Storm Included                                                                                                    |
|        |             | 0: Exclude BC frame<br>1: Include BC frame                                                                                  |
| 29     | STRM_MC_INC | Unknown Multicast Storm Included                                                                                            |
|        |             | 0: Exclude MC frame 1: Include MC frame                                                                                     |
| 28     | STRM_UC_INC | Unknown Unicast Storm Included                                                                                              |
|        |             | 0: Exclude UC frame<br>1: Include UC frame                                                                                  |
| 27     | STRM_DROP   | Broadcast Storm Suppression enabled                                                                                         |
|        |             | BC Storm detection only     Enable packet drop when BC storm is detected                                                    |
| 26     | STRM_PERD   | Broadcast Strom Detection Signal Period                                                                                     |
|        |             | 0: One second<br>1: 125us                                                                                                   |
| 25:24  | STRM_UNIT   | Broadcast Storm Suppression                                                                                                 |
|        |             | 0: 64 packets or 64 Kbps<br>1: 256 packets or 256 Kbps<br>2: 1 K packets or 1 Mbps<br>3: 4 K packets or 4 Mbps              |
| 23:16  | STORM_1G    | 1000 Mbps Broadcast Storm Rate Limit Control                                                                                |
|        |             | The broadcast storm rate limit for 1000 Mbps link speed 0: (0* STORM_UNIT) packets or bps 1: (1* STORM_UNIT) packets or bps |
| 15:8   | STORM_100M  | 100 Mbps Broadcast Storm Rate Limit Control                                                                                 |
|        |             | The broadcast storm rate limit for 100 Mbps link speed 0: (0* STORM_UNIT) packets or bps 1: (1* STORM_UNIT) packets or bp   |
| 7:0    | STORM_10M   | 10 MbpsBroadcast Storm Rate Limit Control                                                                                   |
|        | D'C         | The broadcast storm rate limit for 10 Mbps link speed 0: (0* STORM_UNIT) packets or bps 1: (1* STORM_UNIT) packets or bps   |

# .5 Drop Precedence control

The "Drop Precedence" is addon function for the Flow Control. The function can enable or disable. When an enqueue request is on, the control signals of the packet like as queue priority, drop precedence which are from ARL module will feed into Drop Precedence controller, the controller will check the queue depth and drop probability to decide the packet will be dropped or not. Fin ally, it will



feedback the "dp\_packet\_drop" signal to tell the Flow Control to drop the packet or not. The drop precedence of value is by user setting in the ACL entry or trTCM engine.

The meaning of dorop precedence which is from ARL is

- (a) 2'b00, 2'b01: No drop.
- (b) 2'b10: The drop probability of the incoming packet is based on "Graph A" setting.
- (c) 2'b11: The drop probability of the incoming packet is based on "Graph B" setting.

PnQm\_pr\_dp10/11 : Drop probability of Port n Queue m when drop precedence = 2'b10/2'b11. PnQm\_lt\_dp10/11 : Low threshold of of Port n Queue m when drop precedence = 2'b10/2'b11. PnQm\_ht\_dp10/11 : High threshold of of Port n Queue m when drop precedence = 2'b10/2'b11.



Here we show the test environment as below:





We would design one ACL to hit the "0x0001" in the data from port 6 to mark a color for it. And use DROP precedence at port 0.

```
MAC:
              \square MAC: Destination Address : 00 00 00 00 00 02
                                     : 00 00 00 00 00 21
              🚨 MAC: Source Address
              🔲 MAC:
              SNAP:-
                         Length/Type
              🔲 SNAP:
              🚨 SNAP: Data
                SNAP:
              LLC:
                     UI DSAP = OxAA SSAP = OxAA
                     DSAP = OxAA Individual:
                                           Sub
                ;ACL port enable
ethphxcmd gsww 2604 00ff0403
:ACL entry
ethphxcmd gsww 0094 ffff0001
                                 // 0xffff - compare 2-byte data
                                 // 0x0001- compare pattern should be as 0x0001
                                 // 0x000 MAC offset (bit 18:16)
ethphxcmd gsww 0098 0008400c
                                 //0x8 - ACL pattern enable
                                 // 0x4 – incoming source port is port 6(bit 15:8)
                                 // 0xc -offset
ethphxcmdgsww 0090 80005000
                                 //Write ACL table entry
ethphxcmd gsww 0094 00000001
ethphxcmd gsww 0098 00000000
                                 //Write ACL mask
ethphxcmd gsww 0090 80009000
ethphxcmd gsww 0094 00000000
ethphxcmd gsww 0098 00060000
                                 //mark as red
ethphxcmd gsww 0090 8000b000
                                 //ACL rule control
       Set Drop precedence for Port 0 Q2
```

```
ethphxcmd gsww 180c 80000000 //enable drop precedence
ethphxcmd gsww 1814 80000000
ethphxcmd gsww 182c 011ff000 // Drop probability of P0 Q2
```

#### 0x0098 (ACL Rule Control)

| Bits  | Туре | Name         | Description                                    | Initial value |
|-------|------|--------------|------------------------------------------------|---------------|
| 31:24 | RW   | Reserved     |                                                | 0x0           |
| 23:19 | RW   | ACL_CLASS_ID | ACL Class index for the 32-entries meter table | 0x0           |

# MT7621 Giga Switch Programming Guide

**Confidential A** 

|       |      | X                 | (TrTcm)                                  | 7   |
|-------|------|-------------------|------------------------------------------|-----|
|       |      | ACL_ User         | \ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \  |     |
| 18:17 | RW   | defined color     | 00:default, 01:Green, 10:Yellow, 11:Red) | 0x0 |
|       |      | remark            |                                          |     |
| 16    | RW   | Select Color      | 1: TrTcm                                 | 0x0 |
| 10    | IXVV | Select Color      | 0: ACL                                   | OXO |
| 15:14 | RW   | Reserved          |                                          | 0x0 |
| 13:11 | RW   | DROP_PCD_G        | User Defined Drop Precedence for Green   | 0x0 |
| 10:8  | RW   | DROP_PCD_Y        | User Defined Drop Precedence for Yellow  | 0x0 |
| 7:5   | RW   | DROP_PCD_R        | User Defined Drop Precedence for Red     | 0x0 |
| 4:2   | RW   | CLASS_SLR         | User Defined Class Selector              | 0x0 |
| 1     | RW   | CLASS_SLR_S<br>EL | Select ACL Defined Class Selector        | 0x0 |
| 0     | RW   | DROP_PCD_S<br>EL  | Select ACL Defined Drop Precedence       | 0x0 |

# 0000180C MMDPR 10 Q0 Drop Precedence control 10 of Q0 Port 0

| Bit   | 31           | 30     | 29     | 28  | 27 | 26           | 25 | 24 | 23 | 22 | 21  | 20                | 19 | 18 | 17 | 16 |  |
|-------|--------------|--------|--------|-----|----|--------------|----|----|----|----|-----|-------------------|----|----|----|----|--|
| Name  | P0_D<br>P_en |        |        |     |    | P0Q0_pr_dp10 |    |    |    |    |     | P0Q0_ht_dp10[8:4] |    |    |    |    |  |
| Type  | RW           |        |        | ,   |    | , ,          | RW |    |    |    |     | RW                |    |    |    |    |  |
| Reset | 0            |        |        |     |    | 0            | 0  | 0  |    |    |     | 0                 | 0  | 0  | 0  | 0  |  |
| Bit   | 15           | 14     | 13     | 12  | 11 | 10           | 9  | 8  | 7  | 6  | 5   | 4                 | 3  | 2  | 1  | 0  |  |
| Name  | P0           | Q0_ht_ | dp10[3 | :0] | 7  |              |    |    |    |    | POC | P0Q0_lt_dp10      |    |    |    |    |  |
| Type  |              | R\     | W      | 7   | 7  |              |    |    |    |    |     | RW                |    |    |    |    |  |
| Reset | 0            | 0      | 0      | 0   |    |              |    | 0  | 0  | 0  | 0   | 0                 | 0  | 0  | 0  | 0  |  |

| Bit(s) Name        | Description                                                                                                                                                                                                                                       |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 P0_DP_en        | Enable Drop Precedence function of P0. (If the function is enabled, some packets will be dropped no matter the flow control is ON or OFF)  (1) When queue depth >= P0Q0_ht_dp10, the drop probability of the incoming packet is 100%.             |
|                    | (2) When queue depth < P0Q0_lt_dp10, the drop probability of the incoming packet is 0%.  (3) When P0Q0_lt_dp10 <= queue depth < P0Q0_ht_dp10, the drop probability of incoming packet is based on the setting P0Q0_pr_dp10.  0: Disable 1: Enable |
| 26:24 P0Q0_pr_dp10 | Drop probability of P0 Q0 for drop precedence = 2'b10.  0x0: 0%  0x1: 12.5%  0xn: n* 12.5%  0x7: 87.5%  (n=2~6)                                                                                                                                   |
| 20:12 P0Q0_ht_dp10 | High threshold of P0 Q0 depth for drop precedence = 2'b10. Unit: page size                                                                                                                                                                        |
| 8:0 P0Q0_lt_dp10   | Low threshold of P0 Q0 depth for drop precedence = 2'b10. Unit: page size                                                                                                                                                                         |



# 00001814 MMDPR\_10\_Q2 Drop Precedence control 10 of Q2 Port 0

00000000

| Bit   | 31 | 30     | 29     | 28  | 27 | 26  | 25     | 24   | 23 | 22 | 21  | 20                | 19  | 18 | 17 | 16 |  |  |
|-------|----|--------|--------|-----|----|-----|--------|------|----|----|-----|-------------------|-----|----|----|----|--|--|
| Name  |    |        |        |     |    | P0Q | 2_pr_c | lp10 |    |    |     | P0Q2_ht_dp10[8:4] |     |    |    |    |  |  |
| Type  |    |        |        |     |    |     | RW     |      |    |    |     |                   |     | RW |    |    |  |  |
| Reset |    |        |        |     |    | 0   | 0      | 0    |    |    |     | 0                 | 0   | 0  | 0  | 0  |  |  |
| Bit   | 15 | 14     | 13     | 12  | 11 | 10  | 9      | 8    | 7  | 6  | 5   | 4                 | 3   | 2  | 1  | 0  |  |  |
| Name  | P0 | Q2_ht_ | dp10[3 | :0] |    |     |        |      |    | ~  | POC | 22_lt_d           | p10 |    |    |    |  |  |
| Type  |    | R'     | W      |     |    |     |        | RW   |    |    |     |                   |     |    |    |    |  |  |
| Reset | 0  | 0      | 0      | 0   |    |     |        | 0    | 0  | 0  | 0   | 0                 | 0   | 0  | 0  | 0  |  |  |

| Bit(s) | Name         | Description                                                                                                     |
|--------|--------------|-----------------------------------------------------------------------------------------------------------------|
| 26:24  | P0Q2_pr_dp10 | Drop probability of P0 Q2 for drop precedence = 2'b10.  0x0: 0%  0x1: 12.5%  0xn: n* 12.5%  0x7: 87.5%  (n=2~6) |
| 20:12  | P0Q2_ht_dp10 | High threshold of P0 Q2 depth for drop precedence = 2'b10. Unit: page size                                      |
| 8:0    | P0Q2_lt_dp10 | Low threshold of P0 Q2 depth for drop precedence = 2'b10. Unit: page size                                       |

# 0000182C MMDPR 11 Q0 Drop Precedence control 11 of Q0 Port 0

00000000

|    | <u>PU</u> |     |
|----|-----------|-----|
| 31 | 30        | - 2 |

| Bit   | 31 | 30     | 29     | 28  | 27  | 26           | 25 4 | 24 | 23 | 22 | 21  | 20                | 19 | 18 | 17 | 16 |  |  |
|-------|----|--------|--------|-----|-----|--------------|------|----|----|----|-----|-------------------|----|----|----|----|--|--|
| Name  |    |        |        | /   |     | P0Q0_pr_dp11 |      |    |    |    |     | P0Q0_ht_dp11[8:4] |    |    |    |    |  |  |
| Type  |    |        |        |     |     | RW           |      |    |    |    |     |                   | RW |    |    |    |  |  |
| Reset |    |        |        |     |     | 0            | 0    | 0  |    |    |     | 0                 | 0  | 0  | 0  | 0  |  |  |
| Bit   | 15 | 14     | 13     | 12  | 11/ | 10           | 9    | 8  | 7  | 6  | 5   | 4                 | 3  | 2  | 1  | 0  |  |  |
| Name  | P0 | Q0_ht_ | dp11[3 | :0] |     | <            |      |    |    |    | POC | Q0_lt_dp11        |    |    |    |    |  |  |
| Type  |    | R\     | W      |     |     |              |      |    |    |    | RW  |                   |    |    |    |    |  |  |
| Reset | 0  | 0      | 0      | 0   |     |              |      | 0  | 0  | 0  | 0   | 0                 | 0  | 0  | 0  | 0  |  |  |

| Bit(s) | Name         | Description                                                                |
|--------|--------------|----------------------------------------------------------------------------|
| 26:24  | P0Q0_pr_dp11 | Drop probability of P0 Q0 for drop precedence = 2'b11.                     |
|        |              | 0x0: 0%                                                                    |
|        |              | 0x1: 12.5%                                                                 |
|        |              | 0xn: n* 12.5%                                                              |
|        |              | 0x7: 87.5%                                                                 |
|        |              | (n=2~6)                                                                    |
| 20:12  | P0Q0_ht_dp11 | High threshold of P0 Q0 depth for drop precedence = 2'b11. Unit: page size |
| 8:0    | P0Q0_lt_dp11 | Low threshold of P0 Q0 depth for drop precedence = 2'b11. Unit: page size  |

# 1.6 Egress Rate limit control

There are many ways to do the rate control, like ACL rate control, ingress or egress rate control. If you want to use egress rate control, please disable flow control first to avoid the ingress congestion.



Set bit 31 of 0x1fe0 as 0 to disable global flow control. Set 0x10e0 as 0x118 to include the IPG byte for egress rate control. Here we show the sample for port 1 egress rate control.

| egress rate | Reg 0x1140 |
|-------------|------------|
| 10Mbps      | 0x0138898f |
| 20Mbps      | 0x0271898f |
| 30Mbps      | 0x03a9898f |
| 40Mbps      | 0x04e2898f |
| 100Mbps     | 0x0c35898f |

## 000010E0 GERLCR Global Egress Rate Limit Control Register

| Bit   | 31 | 30 | 29 | 28 | 27 | 26 | 25                  | 24                 | 23 | 22/ | 21 | 20    | 19    | 18 | 17 | 16 |  |  |
|-------|----|----|----|----|----|----|---------------------|--------------------|----|-----|----|-------|-------|----|----|----|--|--|
| Name  |    |    |    |    |    |    |                     |                    |    |     |    |       |       |    |    |    |  |  |
| Type  |    |    |    |    |    |    |                     | /                  |    | 7   |    |       |       |    |    |    |  |  |
| Reset |    |    |    |    |    |    |                     |                    |    | y   |    |       |       |    |    |    |  |  |
| Bit   | 15 | 14 | 13 | 12 | 11 | 10 | 9                   | 8                  | 7  | 6   | 5  | 4     | 3     | 2  | 1  | 0  |  |  |
| Name  |    |    |    |    |    |    | EGC_<br>MFRM<br>_EX | EGC_I<br>PG_O<br>P | 7  |     | E  | GC_IP | G_BYT | E  |    |    |  |  |
| Type  |    |    |    |    | 1  |    | RW                  | RW                 | RW |     |    |       |       |    |    |    |  |  |
| Reset |    |    |    | /  |    |    | 0                   | 1                  | 0  | 0   | 0  | 0     | 0     | 1  | 0  | 0  |  |  |

| Bit(s) | Name         | Description                                                                                                                                                                                     |
|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9      | EGC_MFRM_EX  | When this bit is enabled, management frames are excluded in the egress rate limit control mechanism; otherwise, management frames are included. (Management frame type is set by ARL registers) |
|        |              | O: Include management frames     Exclude management frames                                                                                                                                      |
| 8      | EGC_IPG_OP   | Egress Rate IPG Byte Addition or Subtraction Byte count should be added or subtracted for the rate calculation.                                                                                 |
|        |              | 0: IPG byte is excluded 1: IPG byte is included                                                                                                                                                 |
| 7:0    | EGC_IPG_BYTE | Egress Rate IPG Byte Count                                                                                                                                                                      |
|        |              | Byte count should be added while calculating the rate limit.                                                                                                                                    |
|        |              | 0x04: 4 byte CRC (default)                                                                                                                                                                      |
|        |              | 0x18: 4 byte CRC + 12 byte IPG + 8 byte Preamble                                                                                                                                                |

| 00001040 | ERLCR P0 | Egress Rate Limit Control Register of Port 0 | 0000000 |
|----------|----------|----------------------------------------------|---------|
|----------|----------|----------------------------------------------|---------|

| Bit    | 31                     | 30                   | 29 | 28                    | 27 | 26               | 25 | 24 | 23                   | 22   | 21    | 20     | 19     | 18    | 17    | 16   |
|--------|------------------------|----------------------|----|-----------------------|----|------------------|----|----|----------------------|------|-------|--------|--------|-------|-------|------|
| Name / |                        | EGC_RATE_CIR_15_0_P0 |    |                       |    |                  |    |    |                      |      |       |        |        |       |       |      |
| Type   | RW                     |                      |    |                       |    |                  |    |    |                      |      |       |        |        |       |       |      |
| Reset  | 0                      | 0                    | 0  | 0                     | 0  | 0                | 0  | 0  | 0                    | 0    | 0     | 0      | 0      | 0     | 0     | 0    |
| Bit    | 15                     | 14                   | 13 | 12                    | 11 | 10               | 9  | 8  | 7                    | 6    | 5     | 4      | 3      | 2     | 1     | 0    |
| Name   | EG_R<br>ATE_L<br>IMIT_ |                      |    | EGC_<br>RATE<br>_CIR_ |    | ATE_LII<br>EGC_T |    |    | EGC_<br>TB_E<br>N_P0 | EG_R | ATE_L | IMIT_M | IAN_P0 | _EGC_ | TB_CB | S_P0 |



|       | EN_P |  | 16_P0 |   |    |   |   |    |   |   |     |    |   | Y       |   |
|-------|------|--|-------|---|----|---|---|----|---|---|-----|----|---|---------|---|
|       | 0    |  |       |   |    |   |   |    |   |   |     | -  |   |         |   |
| Type  | RW   |  | RW    |   | R\ | W |   | RW |   |   | , V | RW |   | <i></i> |   |
| Reset | 0    |  | 0     | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0       | 0 |

| Bit(s) | Name                                   | Description                                                                                                                                                                                                                                                                                       |
|--------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16  | EGC_RATE_CIR_15_0_<br>P0               | Total 17 bits EGC_CIR include EGC_RATE_CIR_16 in bit 12 location, support 32Kbps stepping CIR cover up to 2.5Gbps                                                                                                                                                                                 |
| 15     | EG_RATE_LIMIT_EN_P0                    | EXP: egress_rate_limit_exp                                                                                                                                                                                                                                                                        |
|        |                                        | MAN: egress_rate_limit_man Egress port rate limitation: MAN*10^(EXP)*1Kbps 0: Egress rate limit control disable 1: Enable                                                                                                                                                                         |
| 12     | EGC_RATE_CIR_16_P0                     | Combined with EGC_RATE_CIR_15_0 to form a 17 bits CIR value                                                                                                                                                                                                                                       |
| 11:8   | EG_RATE_LIMIT_EXP_P<br>0_EGC_TB_T_P0   | Exponent part of port 0 ingress rate limit control value range: 013 (4-bit),  When EGC_TB_EN = 1, support EGC_TB_T period for rate measurement,  0: 1/128ms  1: 1/64ms 2: 1/32ms 3: 1/16ms 4: 1/8ms 5: 1/4ms 6: 1/2ms 7: 1ms 8: 2ms 9: 4ms 10: 8ms 11: 16ms 12: 32ms 13: 64ms 14: 128ms 15: 128ms |
| 7      | EGC_TB_EN_P0                           | When this bit is disabled, the Egress rate control acts like a leaky bucket principle.  Otherwise, the Egress rate control uses the token bucket method, and this approach guarantees some burst level for TCP transaction.  0: CIR/CBS mode token bucket Disable 1: Token bucket mode Enable     |
| 6:0    | EG_RATE_LIMIT_MAN_<br>P0_EGC_TB_CBS_P0 | Mantissa part of port 0 Egress rate limit control Value range: 0127 (7-bit),                                                                                                                                                                                                                      |
|        | FU_LGC_IB_CB3_PU                       | when EGC_TB_EN = 1, support maximum bucket size CBS 512 Bytes stepping, and Token Bucket = Max ( EGC_CIR*EGC_TB_T, EGC_TB_CBS*512 )                                                                                                                                                               |

# 1.7 Flow control

You should set 0x1fe0 bit 31 as 1 for global flow control first.

We take Port 5 for example, if you want to disable TX and RX flow control, you should set the bit 5 and bit 4 of 0x3500 as 0. And read  $4^{th}$  and  $5^{th}$  bit of 0x3508 to check it works or not.

Please know we just discussed about the MAC layer flow control. You need to check the PHY ability if you use auto polling mode. Please check the blow table:



| Loca  | l device   | Link p     | oartner    | Local device resolution                        | 1:72                                           |
|-------|------------|------------|------------|------------------------------------------------|------------------------------------------------|
| PAUSE | ASM_DIR    | PAUSE      | ASM_DIR    | Local device resolution                        | Link partner resolution                        |
| 0     | 0          | Don't care | Don't care | Disable PAUSE<br>Transmit and Receive          | Disable PAUSE<br>Transmit and Receive          |
| 0     | 1          | 0          | Don't care | Disable PAUSE<br>Transmit and Receive          | Disable PAUSE<br>Transmit and Receive          |
| 0     | 1          | 1          | 0          | Disable PAUSE<br>Transmit and Receive          | Disable PAUSE<br>Transmit and Receive          |
| 0     | 1          | 1          | 1          | Enable PAUSE transmit<br>Disable PAUSE receive | Enable PAUSE receive<br>Disable PAUSE transmit |
| 1     | 0          | 0          | Don't care | Disable PAUSE<br>Transmit and Receive          | Disable PAUSE<br>Transmit and Receive          |
| 1     | Don't care | 1          | Don't care | Enable PAUSE<br>Transmit and Receive           | Enable PAUSE<br>Transmit and Receive           |
| 1     | 1          | 0          | 0          | Disable PAUSE<br>Transmit and Receive          | Disable PAUSE<br>Transmit and Receive          |
| 1     | 1          | 0          | 1          | Enable PAUSE receive<br>Disable PAUSE transmit | Enable PAUSE transmit<br>Disable PAUSE receive |

## 00001FE0 GFCCR0 Global Flow\_Control Control Register 0

| _ | _ | _ | - | _ | _ | _ | ł |
|---|---|---|---|---|---|---|---|
|   | n | n |   | • | × | • |   |
|   |   |   | О | • |   |   |   |

| D:4   | 0.4       | 00 | 00   | 00                        | 07    | 000   | 05         | 0.4 | 00                | 00 | 04 | 00 | 40 | 40 | 47 | 4.0 |
|-------|-----------|----|------|---------------------------|-------|-------|------------|-----|-------------------|----|----|----|----|----|----|-----|
| Bit   | 31        | 30 | 29   | 28                        | 27    | 26    | 25         | 24  | 23                | 22 | 21 | 20 | 19 | 18 | 17 | 16  |
| Name  | FC_E<br>N |    | FF2O | FC_O<br>N2OF<br>F_OP<br>T |       |       |            |     | FC_PORT_BLK_THD   |    |    |    |    |    |    |     |
| Type  | RW        |    | RW   | RW                        |       | 1     |            |     |                   |    |    | R  | W  |    |    |     |
| Reset | 1         |    | 1    | 0                         |       |       |            |     | 0                 | 0  | 0  | 0  | 1  | 0  | 0  | 0   |
| Bit   | 15        | 14 | 13   | 12                        | 11/   | 10    | 9          | 8   | 7                 | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
| Name  |           |    | FC_I | FREE_E                    | BLK_H | THD ( | <b>7</b> . |     | FC_FREE_BLK_LOTHD |    |    |    |    |    |    |     |
| Type  |           | •  |      | RI                        | N     |       |            |     | RW                |    |    |    |    |    |    |     |
| Reset | 0         | 1  | 1    | 1                         | 1     | 0     | 0          | 0   | 0                 | 1  | 0  | 1  | 1  | 0  | 0  | 0   |

| Bit(s) | Name              | Description                                                                                                                                            |
|--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | FC_EN             | 0: Disable flow control 1: Enable flow control                                                                                                         |
| 29     | FC_OFF2ON_OPT     | Flow control assertion option                                                                                                                          |
|        |                   | 0: Disable 1: Enable aggressive frame discard option in flow control transition from OFF to ON                                                         |
| 28     | FC_ON2OFF_OPT     | Flow control de-assertion option                                                                                                                       |
|        |                   | Disable     Enable aggressive frame discard option in flow control transition from ON to OFF                                                           |
| 23:16  | FC_PORT_BLK_THD   | Per port memory buffer (in unit of 2 blocks) associated with flow control and packet discard mechanism. (not include reserve block)                    |
| 15:8   | FC_FREE_BLK_HITHD | High water mark of memory buffer (in unit of 2 blocks) associated with flow control and packet discard mechanism. (not include reserve block) See TBD. |
| 7:0    | FC_FREE_BLK_LOTHD | Low water mark of memory buffer (in unit of 2 blocks) associated with flow control and packet discard mechanism. (not include reserve block) See TBD.  |



| 00003500 | PMCR P5 | PORT 5 MAC Control Register |
|----------|---------|-----------------------------|
|----------|---------|-----------------------------|

00056330

| Bit   | 31                        | 30                   | 29                   | 28 | 27                 | 26 | 25                  | 24                   | 23   | 22                          | 21                     | 20  | / 19  | 18          | 17             | 16                   |
|-------|---------------------------|----------------------|----------------------|----|--------------------|----|---------------------|----------------------|------|-----------------------------|------------------------|-----|-------|-------------|----------------|----------------------|
| Name  |                           |                      |                      |    |                    |    |                     |                      |      |                             |                        | Y   | IPG_C | FG_P5       | EXT_P<br>HY_P5 | MAC_<br>MODE<br>_P5  |
| Type  |                           |                      |                      |    |                    |    |                     |                      |      |                             |                        | /   | R     | W           | RW             | RW                   |
| Reset |                           |                      |                      |    |                    |    |                     |                      |      | ,                           |                        |     | 0     | 1           | 0              | 1                    |
| Bit   | 15                        | 14                   | 13                   | 12 | 11                 | 10 | 9                   | 8                    | 7    | 6                           | 5                      | 4   | 3     | 2           | 1              | 0                    |
|       | FORC<br>E_MO<br>DE_P<br>5 | MAC_<br>TX_E<br>N_P5 | MAC_<br>RX_E<br>N_P5 |    | MAC_<br>PRE_<br>P5 |    | BKOF<br>F_EN_<br>P5 | BACK<br>PR_E<br>N_P5 | E_EE | FORC<br>E_EE<br>E100_<br>P5 | FORC<br>E_RX_<br>FC_P5 |     | /     | E_SPD<br>P5 | E_DP           | FORC<br>E_LN<br>K_P5 |
| Type  | RW                        | RW                   | RW                   |    | RW                 |    | RW                  | RW                   | RW   | RW                          | RW                     | RW  | R     | :W          | RW             | RW                   |
| Reset | 0                         | 1                    | 1                    |    | 0                  |    | 1                   | 1 /                  | 0    | 0                           | 1                      | _)1 | 0     | 0           | 0              | 0                    |

## 00003508 PMSR\_P5 PORT 5 MAC Status Register

| Bit   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23                   | 22                    | 21                   | 20                   | 19         | 18           | 17                         | 16                         |
|-------|----|----|----|----|----|----|----|----|----------------------|-----------------------|----------------------|----------------------|------------|--------------|----------------------------|----------------------------|
| Name  |    |    |    |    |    |    |    | Y  |                      |                       | /=:                  |                      |            |              |                            |                            |
| Type  |    |    |    |    |    |    | /  |    |                      |                       |                      |                      |            |              |                            |                            |
| Reset |    |    |    |    |    |    |    |    |                      |                       |                      |                      |            |              |                            |                            |
| Bit   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7                    | 6                     | 5                    | 4                    | 3          | 2            | 1                          | 0                          |
| Name  |    |    |    |    | (  |    |    | _  | EEE1<br>G_ST<br>S_P5 | EEE10<br>0_STS<br>_P5 | RX_F<br>C_ST<br>S_P5 | TX_FC<br>_STS_<br>P5 | MAC_<br>TS | SPD_S<br>_P5 | MAC_<br>DPX_<br>STS_P<br>5 | MAC_<br>LNK_<br>STS_<br>P5 |
| Type  |    |    |    |    |    |    |    |    | RO                   | RO                    | RO                   | RO                   | F          | 0            | RO                         | RO                         |
| Reset |    |    |    |    | /  |    | -  |    | 0                    | 0                     | 0                    | 0                    | 0          | 0            | 0                          | 0                          |

| Bit(s) | Name           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7      | EEE1G_STS_P5   | PORT 5 LPI Mode Status For 1000Mbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        |                | Not capable of entering EEE Low Power Idle mode for 1000Mbps     Capable of entering EEE Low Power Idle mode for 1000Mbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6      | EEE100_STS_P5  | PORT 5 LPI Status Mode For 100Mbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        |                | 0: Not capable of entering EEE Low Power Idle mode for 100Mbps<br>1: Capable of entering EEE Low Power Idle mode for 100Mbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5      | RX_FC_STS_P5   | PORT 5 RX XFC Status. Port 5 Rx flow control status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        |                | Disabled.     High states of the state of the states |
| 4      | TX_FC_STS_P5   | PORT 5 TX XFC Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        |                | PORT 5 TX flow control status 0: Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 57             | 1: Let the MAC of PORT 5 to transmit a pause frame when operating in full-duplex mode with low internal free memory page count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3:2    | MAC_SPD_STS_P5 | PORT 5 Speed [1:0] Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        | V KO           | Current speed of PORT 5 after PHY links up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|        | 7              | 0: 10 Mbps<br>1: 100 Mbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        | <b>S</b>       | 2: 1000 Mbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7      | ~              | 3: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1      | MAC_DPX_STS_P5 | PORT 5 duplex Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        |                | Current duplex mode of port 5 after PHY links up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|        | 7              | 0: Half Duplex<br>1: Full Duplex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0      | MAC_LNK_STS_P5 | Port 5 Link Up Status. Link up status of PORT 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5      |                | 0: Link Down<br>1: Link Up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

# 1.8 Ingress rate control

Ingress rate control is one of basic rate control. We cannot limit the rate of physical transmission line, but we can limit the resources of packet process rate.

Refer to the below to know the behavior of ingress rate control:



- -Each interval of time (programmable) H/W fill IGC\_CIR bit token to bucket.
- -H/W remove token (equal to packet size) when there is packet income.
- -if remain token > packet, the packet can pass to network otherwise will drop packet.
- -A bucket with CBS sizes allow some burst traffic pass switch.

For example, to set the ingress rate as 1000kbps

EGC TBEN = 1

EGC CIR = 1000K/32K = 31 = 0x1f

 $EGC_TB_T = \frac{1}{4} \text{ ms}$ 

To avoid the inter-fame gap effect, please set 0x1ff0 as 0x00110118

We provide some reference data to do the rate control. For port 1, please set the register 0x1800.

| Ingress CIR | Reg 0x1800 |
|-------------|------------|
| 10Mbps      | 0x0138898f |
| 20Mbps      | 0x0271898f |
| 30Mbps      | 0x03a9898f |
| 40Mbps      | 0x04e2898f |
| 100Mbps     | 0x0c35898f |



### 00001FF0 GIRLCR Global Ingress Rate Limit Control Register

00110104

| Bit   | 31 | 30 | 29 | 28 | 27 | 26 | 25                  | 24                 | 23             | 22  | 21 | 20    | / 19   | 18              | 17 | 16 |  |  |
|-------|----|----|----|----|----|----|---------------------|--------------------|----------------|-----|----|-------|--------|-----------------|----|----|--|--|
| Name  |    |    |    |    |    |    |                     |                    | IGC_FC_OFF_THD |     |    |       | IGC    | IGC_FC_DROP_THD |    |    |  |  |
| Type  |    |    |    |    |    |    |                     |                    |                | R   | W  |       |        | R               | W  |    |  |  |
| Reset |    |    |    |    |    |    |                     |                    | 0              | 0   | 0  | _ 1   | 0      | 0               | 0  | 1  |  |  |
| Bit   | 15 | 14 | 13 | 12 | 11 | 10 | 9                   | 8                  | 7              | 6   | 5  | 4     | 3      | 2               | 1  | 0  |  |  |
| Name  |    |    |    |    |    |    | IGC_M<br>FRM_<br>EX | IGC_I<br>PG_O<br>P |                | 7   |    | GC_IP | 3_ВҮТІ | <i>y</i>        |    |    |  |  |
| Type  |    |    |    |    |    |    | RW                  | RW                 |                | / / | 7  | R     | W      |                 |    |    |  |  |
| Reset |    |    |    |    |    |    | 0                   | 1                  | 0              | 0   | 0  | 0     | 0      | 1               | 0  | 0  |  |  |

| Bit(s) | Name            | Description                                                                                                                                                                                                            |
|--------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:20  | IGC_FC_OFF_THD  | Ingress Rate Limit Pause-Off Threshold Pause-off frame is sent when the ingress token bucket is higher than pause-off threshold. Threshold = max_bucket_size >> igc_fc_off_thd                                         |
| 19:16  | IGC_FC_DROP_THD | Ingress Rate Limit Drop Threshold  If Port Flow Control and rate limit control is enabled, frame is drop when the ingress token bucket is less than drop threshold.  Threshold = -(max_bucket_size >> igc_fc_drop_thd) |
| 9      | IGC_MFRM_EX     | Ingress Rate Excludes Management Frames  Management frames will be ignored by rate limit. (management frame type is set by ARL registers) 0: Include management frames 1: Exclude management frames                    |
| 8      | IGC_IPG_OP      | Ingress Rate IPG Byte Addition or Subtraction Byte count should be added or subtracted on the rate calculation.  0: IPG byte is excluded 1: IPG byte is included                                                       |
| 7:0    | IGC_IPG_BYTE    | Ingress Rate IPG Byte Count  Byte count should be added while calculating the rate limit  0x4: add 4 byte CRC (byte rate calculation)  0x18: add 4 byte CRC + 8 byte Preamble + 12 byte IPG (line rate calculation)    |

## 00001800 IRLCR P0 Ingress Rate Limit Control Register of Port 0

| Bit   | 31                         | 30                   | 29 | 28                             | 7 27  | 26           | 25             | 24     | 23                   | 22 | 21    | 20    | 19     | 18    | 17    | 16 |
|-------|----------------------------|----------------------|----|--------------------------------|-------|--------------|----------------|--------|----------------------|----|-------|-------|--------|-------|-------|----|
| Name  |                            | IGC_RATE_CIR_15_0_P0 |    |                                |       |              |                |        |                      |    |       |       |        |       |       |    |
| Type  |                            | RW                   |    |                                |       |              |                |        |                      |    |       |       |        |       |       |    |
| Reset | 0                          | 0                    | 0  | 0                              | 0     | 0            | 0              | 0      | 0                    | 0  | 0     | 0     | 0      | 0     | 0     | 0  |
| Bit   | 15                         | 14                   | 13 | 12                             | 11    | 10           | 9              | 8      | 7                    | 6  | 5     | 4     | 3      | 2     | 1     | 0  |
| Name  | IGC_R<br>ATE_<br>EN_P<br>0 | SX                   | 2  | IGC_R<br>ATE_<br>CIR_1<br>6_P0 | IGC_R | ATE_E<br>B_T | XP_P0_<br>'_P0 | _IGC_T | IGC_T<br>B_EN<br>_P0 | IG | C_RAT | E_MAN | N_P0_I | GC_TB | _CBS_ | P0 |
| Type  | RW                         | Y                    |    | RW                             |       | R'           | W              |        | RW                   | RW |       |       |        |       |       |    |
| Reset | 0                          |                      |    | 0                              | 0     | 0            | 0              | 0      | 0                    | 0  | 0     | 0     | 0      | 0     | 0     | 0  |

| Bit(s) | Name                | Description                                                                                                       |
|--------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| 31:16  | IGC_RATE_CIR_15_0_P | Total 17 bits IGC_CIR include IGC_RATE_CIR_16 in bit 12 location, support 32Kbps stepping CIR cover up to 2.5Gbps |
| 15     | IGC_RATE_EN_P0      | EXP: ingress_rate_limit_exp  MAN: ingress_rate_limit_man                                                          |

The rate of tokens to be filled into token bucket used for ingress rate control: (MAN\*10^(EXP)) Kbps

- 0: Ingress rate limit control disable
- 1: Ingress rate limit control Enable
- 12 IGC\_RATE\_CIR\_16\_P0 Combined with IGC\_RATE\_CIR\_15\_0 to form a 17 bits CIR value
- 11:8 IGC\_RATE\_EXP\_P0\_IG Exponent part of port 0 ingress rate limit control value range: 0..13 (4-bit), C\_TB\_T\_P0

When IGC\_TB\_EN = 1, support IGC\_TB\_T period for rate measurement,

- 0: 1/128ms
- 1: 1/64ms
- 2: 1/32ms
- 3: 1/16ms
- 4: 1/8ms
- 5: 1/4ms
- 6: 1/2ms
- 7: 1ms
- 8: 2ms
- 9: 4ms
- 10: 8ms
- 11: 16ms
- 12: 32ms
- 13: 64ms
- 14: 128ms
- 15: 128ms
- 7 IGC TB EN P0 When this bit is disabled, the Ingress rate control acts like a leaky bucket principle.

Otherwise, the Ingress rate control uses the token bucket method, and this approach guarantees some burst level for TCP transaction.

- 0: CIR/CBS mode token bucket Disable
- 1: Token bucket mode Enable
- IGC\_RATE\_MAN\_P0\_IG 6:0 Mantissa part of port 0 ingress rate limit control Value range: 0..127 (7-bit), C\_TB\_CBS\_P0

when IGC\_TB\_EN = 1, support maximum bucket size CBS 512 Bytes stepping, and

Token Bucket = Max ( IGC\_CIR\*IGC\_TB\_T, IGC\_TB\_CBS\*512 )

#### 1.9 **Link Status**

You can find MAC control register put at 0x3500 for MAC 5, and 0x3600 for MAC 6. You can change MAC ability at this register. We would suggest don't use the register 0x3000 to 0x3400. It may not work.





| 000035 | 00                        | <u>PMCF</u> | <u>₹ P5</u>          |    | PORT 5 MAC Control Register |    |                     |                      |                            |      |    | 000       | 56330 |             |                |                      |
|--------|---------------------------|-------------|----------------------|----|-----------------------------|----|---------------------|----------------------|----------------------------|------|----|-----------|-------|-------------|----------------|----------------------|
| Bit    | 31                        | 30          | 29                   | 28 | 27                          | 26 | 25                  | 24                   | 23                         | 22   | 21 | 20        | / 19  | 18          | _17            | 16                   |
| Name   |                           |             |                      |    |                             |    |                     |                      |                            |      |    |           | IPG_C | FG_P5       | EXT_P<br>HY_P5 | MAC_<br>MODE<br>_P5  |
| Туре   |                           |             |                      |    |                             |    |                     |                      |                            |      |    | / 5       | R     | W           | RW             | RW                   |
| Reset  |                           |             |                      |    |                             |    |                     |                      |                            |      |    |           | 0     | 1           | 0              | 1                    |
| Bit    | 15                        | 14          | 13                   | 12 | 11                          | 10 | 9                   | 8                    | 7                          | 6    | 5  | 4         | 3     | 2           | 1              | 0                    |
| Name   | FORC<br>E_MO<br>DE_P<br>5 | INA AT      | MAC_<br>RX_E<br>N_P5 |    | MAC_<br>PRE_<br>P5          |    | BKOF<br>F_EN_<br>P5 | BACK<br>PR_E<br>N_P5 | FORC<br>E_EE<br>E1G_<br>P5 | E_EE | 7/ |           | FORC  | E_SPD<br>P5 | E_DP           | FORC<br>E_LN<br>K_P5 |
| Type   | RW                        | RW          | RW                   |    | RW                          |    | RW                  | RW                   | RW                         | RW   | RW | RW        | R     | W           | RW             | RW                   |
| Reset  | 0                         | 1           | 1                    |    | 0                           |    | 1                   | 1 /                  | 0                          | 0    | 1  | <u>)1</u> | 0     | 0           | 0              | 0                    |

| Bit(s) | Name            | Description                                                                                                                                                                                                                                                                                           |
|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19:18  | IPG_CFG_P5      | PORT 5 Inter-Frame+ Gap Shrink  0: Normal 96-bits IFG  1: Transmit 96-bits IFG with short IFG in random behavior  2: Shrink 64-bits IFG                                                                                                                                                               |
| 17     | EXT_PHY_P5      | PORT 5 External PHY Port 5 connects with external PHY. 0: PORT 5 DOES NOT connect with external PHY. 1: PORT 5 connects with external PHY.                                                                                                                                                            |
| 16     | MAC_MODE_P5     | PORT 5 MAC Mode  PORT 5 operates in MAC mode. 0: PORT 5 operates in PHY mode. 1: PORT 5 operates in MAC mode.                                                                                                                                                                                         |
| 15     | FORCE_MODE_P5   | PORT 5 Force Mode  PORT 5 operates in force mode. It is used to control PORT 5 status of link, speed, duplex, rx_fc, tx_fc, eee100, and eee1g.  0: Force mode is off (mac status is determined by phy auto-polling module).  1: Force mode is on (mac status is determined by force_xxx_P5 register). |
| 14     | MAC_TX_EN_P5    | Port 5 TX MAC Enable (Note: This bit only has impact on MAC function, and it has no impact on the link status or Queue manager.)  0: TX MAC function is disabled.  1: TX MAC function is enabled.                                                                                                     |
| 13     | MAC_RX_EN_P5    | PORT 5 RX MAC Enable (Note: This bit only has impact on MAC function, and it has no impact on the link status or Queue manager.)  0: RX MAC function is disabled.  1: RX MAC function is enabled.                                                                                                     |
| 11     | MAC_PRE_P5      | TX short preamble mode 0: TX short preamble length is disabled. 1: TX short preamble is enabled.                                                                                                                                                                                                      |
| 9      | BKOFF_EN_P5     | PORT 5 Backoff Enable 0: Disabled 1: Let the MAC of PORT 5 follow the back-off mechanism when collision happens.                                                                                                                                                                                      |
| 8      | BACKPR_EN_P5    | PORT 5 Backpressure Enable 0: Disabled 1: Enable back pressure mechanism when operating in half-duplex mode with low internal free memory page count.                                                                                                                                                 |
| 7      | FORCE_EEE1G_P5  | PORT 5 Force LPI Mode For 1000Mbps  When (force_mode_P5 = 1), this bit is used to control the 1000Base-T EEE ability of PORT 5.  0: Do not have the ability of entering EEE Low Power Idle mode for 1000Mbps  1: Have the ability of entering EEE Low Power Idle mode for 1000Mbps                    |
| 6      | FORCE_EEE100_P5 | PORT 5 Force LPI Mode For 100Mbps                                                                                                                                                                                                                                                                     |



|     |                | When (force_mode_P5 = 1), this bit is used to control the 100Base-TX EEE ability of PORT 5.  0: Do not have the ability of entering EEE Low Power Idle mode for 100Mbps |
|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _   | 50005 DV 50 D- | 1: Have the ability of entering EEE Low Power Idle mode for 100Mbps                                                                                                     |
| 5   | FORCE_RX_FC_P5 | PORT 5 Force RX FC                                                                                                                                                      |
|     |                | When (force_mode_P5 = 1), this bit is used to control the RX FC ability of PORT 5.  0: Disabled.                                                                        |
|     |                | 1: Let the MAC of PORT 5 accept a pause frame when operating in full-duplex mode.                                                                                       |
| 4   | FORCE_TX_FC_P5 | PORT 5 Force TX FC                                                                                                                                                      |
|     |                | When (force_mode_P5 = 1), this bit is used to control the TX FC ability of PORT 5. 0: Disabled.                                                                         |
|     |                | 1: Let the MAC of PORT 5 transmit a pause frame when operating in full-duplex mode with low internal free memory page count.                                            |
| 3:2 | FORCE_SPD_P5   | PORT 5 Force Speed [1:0]                                                                                                                                                |
|     |                | When (force_mode_P5 = 1), these bits are used to control MAC speed of PORT 5. 0: 10Mbps 1: 100Mbps 2: 1000Mbps 3: Reserved                                              |
| 1   | FORCE_DPX_P5   | PORT 5 Force duplex                                                                                                                                                     |
|     |                | When (force_mode_P5 = 1), this bit is used to control MAC duplex of PORT 5.  0: Half Duplex  1: Full Duplex                                                             |
| 0   | FORCE_LNK_P5   | PORT 5 Force MAC Link Up                                                                                                                                                |
|     |                | When (force_mode_P5 = 1), this bit is used to control link status of PORT 5. 0: Link Down 1: Link Up                                                                    |

For MAC 5 and MAC6, they have its own status to check register. 0x3508 is for MAC 5 status and 0x3608 is for MAC 6. If you want to change MAC 5 status, you can use 0x3500 to change its ability.

# 00003508 PMSR P5 PORT 5 MAC Status Register 00000000

|       | •  |    | <del></del> |      |    | •(, |    |    | .09.01               | •                     |                      |                      |            |              | -                          |                            |
|-------|----|----|-------------|------|----|-----|----|----|----------------------|-----------------------|----------------------|----------------------|------------|--------------|----------------------------|----------------------------|
| Bit   | 31 | 30 | 29          | 28   | 27 | _26 | 25 | 24 | 23                   | 22                    | 21                   | 20                   | 19         | 18           | 17                         | 16                         |
| Name  |    |    |             |      |    | 4   |    |    |                      |                       |                      |                      |            |              |                            |                            |
| Type  |    |    |             |      |    |     |    |    |                      |                       |                      |                      |            |              |                            |                            |
| Reset |    |    |             |      |    |     |    |    |                      |                       |                      |                      |            |              |                            |                            |
| Bit   | 15 | 14 | 13          | , 12 | 11 | 10  | 9  | 8  | 7                    | 6                     | 5                    | 4                    | 3          | 2            | 1                          | 0                          |
| Name  |    |    | Y.          | Á    |    | 7   |    |    | EEE1<br>G_ST<br>S_P5 | EEE10<br>0_STS<br>_P5 | RX_F<br>C_ST<br>S_P5 | TX_FC<br>_STS_<br>P5 | MAC_<br>TS | SPD_S<br>_P5 | MAC_<br>DPX_<br>STS_P<br>5 | MAC_<br>LNK_<br>STS_<br>P5 |
| Type  |    |    |             |      | Y  |     |    |    | RO                   | RO                    | RO                   | RO                   | R          | .0           | RO                         | RO                         |
| Reset |    |    |             |      |    |     |    |    | 0                    | 0                     | 0                    | 0                    | 0          | 0            | 0                          | 0                          |

| Bit(s) Name     | Description                                                                                                               |
|-----------------|---------------------------------------------------------------------------------------------------------------------------|
| 7 EEE1G_STS_P5  | PORT 5 LPI Mode Status For 1000Mbps                                                                                       |
|                 | Not capable of entering EEE Low Power Idle mode for 1000Mbps     Capable of entering EEE Low Power Idle mode for 1000Mbps |
| 6 EEE100_STS_P5 | PORT 5 LPI Status Mode For 100Mbps                                                                                        |
|                 | Not capable of entering EEE Low Power Idle mode for 100Mbps     Capable of entering EEE Low Power Idle mode for 100Mbps   |
| 5 RX_FC_STS_P5  | PORT 5 RX XFC Status. Port 5 Rx flow control status                                                                       |
|                 | <ul><li>0: Disabled.</li><li>1: Let the MAC of PORT 5 accept a pause frame when operating in full-duplex mode.</li></ul>  |
| 4 TX_FC_STS_P5  | PORT 5 TX XFC Status                                                                                                      |
|                 | PORT 5 TX flow control status 0: Disabled.                                                                                |



|     |                | 1: Let the MAC of PORT 5 to transmit a pause frame when operating in full-duplex mode with low internal free memory page count. |
|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------|
| 3:2 | MAC_SPD_STS_P5 | PORT 5 Speed [1:0] Status                                                                                                       |
|     |                | Current speed of PORT 5 after PHY links up. 00: 10 Mbps 01: 100 Mbps 10: 1000 Mbps 11: Reserved                                 |
| 1   | MAC_DPX_STS_P5 | PORT 5 duplex Status                                                                                                            |
|     |                | Current duplex mode of port 5 after PHY links up<br>0: Half Duplex<br>1: Full Duplex                                            |
| 0   | MAC LNK STS P5 | Port 5 Link Up Status. Link up status of PORT 5.                                                                                |

## 1.10 Link Status change

You can find the 0x700c is a record if PHY status was changed. For example, if you plug into PHY 1, you can find the 0x700c become 00080002. Then drew the PHY 1, the 0x700c would still keep 00080002. You need to write "1" to the bit which you want clean at the register 0x700c. After that you can find it would become 00080000.

|          |         |     |          |          | /      |
|----------|---------|-----|----------|----------|--------|
| 0000700C | SVS INT | STS | System I | nterrunt | Status |

0: Link Down 1: Link Up

0000000

| Bit   | 31  | 30                          | 29           | 28           | 27           | 26           | 25           | 24           | 23 | 22  | 21  | 20  | 19                  | 18          | 17          | 16                 |
|-------|-----|-----------------------------|--------------|--------------|--------------|--------------|--------------|--------------|----|-----|-----|-----|---------------------|-------------|-------------|--------------------|
| Name  |     | ARL_<br>SEC_T<br>AG_IN<br>T |              | SEC_I        | PKT_         | EQ_E         |              |              |    |     |     |     | PTP_I<br>NT         | MIB_I<br>NT | BMU_I<br>NT | MAC_<br>PC_IN<br>T |
| Type  | W1C | W1C                         | W1C          | W1C          | W1C          | W1C          | W1C          | W1C          |    |     |     |     | W1C                 | W1C         | W1C         | W1C                |
| Reset | 0   | 0                           | 0            | 0            | 0            | 0            | 0            | 0            |    |     |     |     | 0                   | 0           | 0           | 0                  |
| Bit   | 15  | 14                          | 13           | 12           | . 11         | . 10         | 9            | 8            | 7  | 6   | 5   | 4   | 3                   | 2           | 1           | 0                  |
| Name  |     | PHY6_<br>INT                | PHY5_<br>INT | PHY4_<br>INT | PHY3_<br>INT | PHY2_<br>INT | PHY1_<br>INT | PHY0_<br>INT |    |     |     |     | PHY3_<br>LC_IN<br>T |             |             |                    |
| Type  |     | W1C                         | W1C          | W1C          | W1C          | W1C          | W1C          | W1C          |    | W1C | W1C | W1C | W1C                 | W1C         | W1C         | W1C                |
| Reset |     | 0                           | 0            | 0            | 0            | 0            | 0            | 0            |    | 0   | 0   | 0   | 0                   | 0           | 0           | 0                  |

# 1.11 LED controller

All hardware traps of GSW are weakly pull-up internally. The only way to pull-down these traps is using an external pull-down circuit. However, hardware traps and LEDs share the same pins in GSW. To make LEDs work normally, the hardware configurations of LEDs will depend on its related values in the current design.

Every port has 1 LED to mean its behavior:



GSW Px\_LED\_0 is used for any ability linkup and traffic (10/100/1000).

For trapping-high pins, the external LEDs should be active low. Its configuration is shown as below. OEs (output enables) of LED pads are controlled by the internal circuits, and LED\_DO will always be LOW under this configuration. So the external LEDs should be active low.



For LED configuration, you can follow the below descrition.

| 00007D00 | LED EN  | LED I/O function enable  | 00077777 |
|----------|---------|--------------------------|----------|
|          | LLD LIN | LLD I/O Tuniction enable | 0007777  |

| Bit   | 31 | 30 | 29    | 28 | 27 | 26 | 25    | 24 | 23 | 22        | 21 | 20 | 19 | 18        | 17    | 16 |
|-------|----|----|-------|----|----|----|-------|----|----|-----------|----|----|----|-----------|-------|----|
| Name  |    |    |       |    |    |    |       |    |    |           |    |    |    | P4        | _LED_ | EN |
| Type  |    |    |       |    | 4  |    |       |    |    |           |    |    |    |           |       |    |
| Reset |    |    |       | -  |    |    |       |    |    |           |    |    |    | 1         | 1     | 1  |
| Bit   | 15 | 14 | 13    | 12 | 11 | 10 | 9     | 8  | 7  | 6         | 5  | 4  | 3  | 2         | 1     | 0  |
| Name  |    | P3 | _LED_ | EN |    | P2 | _LED_ | EN |    | P1_LED_EN |    | EN |    | P0_LED_EN |       | EN |
| Type  |    |    | RW    |    |    |    | RW    |    |    |           | RW |    |    |           | RW    |    |
| Reset |    | 1  | 1     | 1  |    | 1  | 1     | 1  |    | 1         | 1  | 1  |    | 1         | 1     | 1  |

| Bit(s) Name     | Description                                                                                                                                |       |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 18:16 P4_LED_EN | P4 LED I/O Enable P4_LED_EN[2] for P4 LED #2 P4_LED_EN[1] for P4 LED #1 P4_LED_EN[0] for P4 LED #0 For individual LED 0: Disable 1: Enable |       |
| 14:12 P3_LED_EN | P3 LED I/O Enable P3_LED_EN[2] for P3 LED #2 P3_LED_EN[1] for P3 LED #1 P3_LED_EN[0] for P3 LED #0 For individual LED 0: Disable 1: Enable |       |
| 10:8 P2_LED_EN  | P2 LED I/O Enable P2_LED_EN[2] for P2 LED #2 P2_LED_EN[1] for P2 LED #1 P2_LED_EN[0] for P2 LED #0 For individual LED 0: Disable 1: Enable |       |
| 6:4 P1_LED_EN   | P1 LED I/O Enable P1_LED_EN[2] for P1 LED #2 P1_LED_EN[1] for P1 LED #1                                                                    |       |
| 14 P T L O C L  | © 2044A4 1: T. I. I                                                                                                                        | 20 62 |

MediaTek Confidential

© 2014 MediaTek Inc.

Page 30 of 67



# **Giga Switch Programming Guide**

**Confidential A** 

P1\_LED\_EN[0] for P1 LED #0

For individual LED

0: Disable 1: Enable

P0\_LED\_EN P0 LED I/O Enable 2:0

MEDIATEK

P0\_LED\_EN[2] for P0 LED #2 P0\_LED\_EN[1] for P0 LED #1 P0\_LED\_EN[0] for P0 LED #0

For individual LED 0: Disable 1: Enable

#### **LED\_IO\_MODE** LED I/O Mode 00007D04

| Bit   | 31 | 30   | 29    | 28  | 27 | 26   | 25   | 24  | 23 | 22          | 21 | 20 | 19 | 18          | 17 | 16 |
|-------|----|------|-------|-----|----|------|------|-----|----|-------------|----|----|----|-------------|----|----|
| Name  |    |      |       |     |    |      |      |     |    |             |    |    |    | P4_LED_MODE |    |    |
| Type  |    |      |       |     |    |      |      |     |    |             | 7  |    |    |             | RW |    |
| Reset |    |      |       |     |    |      |      |     |    |             | 7  |    |    | 1           | 1  | 1  |
| Bit   | 15 | 14   | 13    | 12  | 11 | 10   | 9    | 8   | 7  | 6           | 5  | 4  | 3  | 2           | 1  | 0  |
| Name  |    | P3_I | _ED_M | ODE |    | P2_I | ED_M | ODE |    | P1_LED_MODE |    |    |    | P0_LED_MODE |    |    |
| Type  |    |      | RW    |     |    |      | RW   | 1   |    |             | RW |    |    |             | RW |    |
| Reset |    | 1    | 1     | 1   |    | 1    | 1    | 1   |    | / 1         | 1  | 1  |    | 1           | 1  | 1  |

| Bit(s) | Name        | Description                                                                                                                                   |
|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 18:16  | P4_LED_MODE | P4 LED I/O Mode P4_LED_MODE[2] for P4 LED #2 P4_LED_MODE[1] for P4 LED #1 P4_LED_MODE[0] for P4 LED #0 For individual LED Mode 0: GPIO 1: LED |
| 14:12  | P3_LED_MODE | P3 LED I/O Mode                                                                                                                               |
|        |             | P3_LED_MODE[2] for P3 LED #2 P3_LED_MODE[1] for P3 LED #1 P3_LED_MODE[0] for P3 LED #0 For individual LED Mode 0: GPIO 1: LED                 |
| 10:8   | P2_LED_MODE | P2 LED I/O Mode                                                                                                                               |
|        |             | P2_LED_MODE[2] for P2 LED #2 P2_LED_MODE[1] for P2 LED #1 P2_LED_MODE[0] for P2 LED #0 For individual LED Mode 0: GPIO 1: LED                 |
| 6:4    | P1_LED_MODE | P1 LED I/O Mode                                                                                                                               |
|        |             | P1_LED_MODE[2] for P1 LED #2 P1_LED_MODE[1] for P1 LED #1 P1_LED_MODE[0] for P1 LED #0 For individual LED Mode 0: GPIO 1: LED                 |
| 2:0    | P0_LED_MODE | P0 LED I/O Mode                                                                                                                               |
| 5      | <b>)</b>    | P0_LED_MODE[2] for P0 LED #2 P0_LED_MODE[1] for P0 LED #1 P0_LED_MODE[0] for P0 LED #0 For individual LED Mode 0: GPIO                        |



1: LED

If you want to change the LED behavior, please write these registers of Ethernet physical.

# 51F00240 <u>dev1Fh\_reg024</u> LED0 On Control Register

8000

| Bit   | 15             | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 / | 4    | 3    | 2   | 1 | 0 |  |  |
|-------|----------------|----|----|----|----|----|---|---|---|----|-----|------|------|-----|---|---|--|--|
| Name  | rg_led<br>0_en |    |    |    |    |    |   |   |   |    |     | led0 | on_m | ask |   |   |  |  |
| Type  | RW             | RW |    |    |    |    |   |   |   | RW |     |      |      |     |   |   |  |  |
| Reset | 1              | 0  |    |    |    |    |   | / |   | 0  | 0   | 0    | 0    | 0   | 0 | 0 |  |  |

| Bit(s) | Name         | Description                                                                                                                                                                                                                                                                                                    |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15     | rg_led0_en   | Enable Ethernet LED Function. 0: Disable (Hi-Z) 1: Enable                                                                                                                                                                                                                                                      |
| 14     | rg_led0_pol  | Select LED polarity. This field only takes effect when LED_EN is 1b1. Enable Ethernet LED Function. 0: Active low (That is, LED On means Output 0) 1: Active high (That is, LED On means Output 1)                                                                                                             |
| 6:0    | led0_on_mask | LED is on if any of the following state holds. This field only takes effect when LED_EN is 1b1.  Select LED polarity. This field only takes effect when LED_EN is 1b1.  Bit[0]:Link 1000  Bit[1]:Link 100  Bit[2]:Link 10  Bit[3]:Link Down  Bit[4]:Full Duplex  Bit[5]:Half Duplex  Bit[6]:Force On (Logic 1) |

## 51F00250 <u>dev1Fh\_reg025</u> LED0 Blinking Control Register

| Bit   | 15 | 14 | 13 | 12       | 11 | 10 | 9 | 8             | 7 | 6 | 5  | 4 | 3 | 2 | 1 | 0 |  |
|-------|----|----|----|----------|----|----|---|---------------|---|---|----|---|---|---|---|---|--|
| Name  |    |    |    | <b>.</b> | Y  |    |   | led0_blk_mask |   |   |    |   |   |   |   |   |  |
| Type  |    |    |    |          |    |    |   |               |   |   | R' | W |   |   |   |   |  |
| Reset |    |    |    |          |    |    | 0 | 0             | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 |  |

| Bit(s) Name       | Description                                                                                                                                                                                                                                                                                                    |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:0 led0_blk_mask | LED blinks if any of the following event occurs. This field only takes effect when LED_EN is 1b1.                                                                                                                                                                                                              |
|                   | (Notes: The LED-Blinking Priority Precedes The LED-On Priority, That is, when there is an event that triggers LED-Blinking, it will take control of LED output no matter what LED-On status is)  Bit[0]:1000Mbps TX Activity Bit[1]:1000Mbps RX Activity Bit[2]:100Mbps TX Activity Bit[3]:100Mbps RX Activity |
|                   | Bit[4]:10Mbps TX Activity Bit[5]:10Mbps RX Activity                                                                                                                                                                                                                                                            |
|                   | Bit[6]:Collision Bit[7]:RX CRC Error                                                                                                                                                                                                                                                                           |





Bit[8]:RX Idle Error Bit[9]:Force Blinks (Logic 1)

# 51F00260 <u>dev1Fh\_reg026</u> LED1 On Control Register

8000

| Bit   | 15             | 14              | 13 | 12 | 11 | 10 | 9 | 8 | 7            | 6 | 5 | 4 | 3  | 2 | 1 | 0 |  |
|-------|----------------|-----------------|----|----|----|----|---|---|--------------|---|---|---|----|---|---|---|--|
| Name  | rg_led<br>1_en | rg_led<br>1_pol |    |    |    |    |   |   | led1_on_mask |   |   |   |    |   |   |   |  |
| Type  | RW             | RW              |    |    |    |    |   |   |              |   |   |   | RW |   |   |   |  |
| Reset | 1              | 0               |    |    |    |    |   |   |              | 0 | 0 | 0 | 0  | 0 | 0 | 0 |  |

| Bit(s) | Name         | Description                                                                                     |
|--------|--------------|-------------------------------------------------------------------------------------------------|
| 15     | rg_led1_en   | Enable Ethernet LED Function. 0: Disable (Hi-Z)                                                 |
|        |              | 1: Enable                                                                                       |
| 14     | rg_led1_pol  | Select LED polarity. This field only takes effect when LED_EN is 1b1.                           |
|        |              | Enable Ethernet LED Function.  0: Active low (That is, LED On means Output 0)                   |
|        |              | 1: Active high (That is, LED On means Output 1)                                                 |
| 6:0    | led1_on_mask | LED is on if any of the following state holds. This field only takes effect when LED_EN is 1b1. |
|        |              | Select LED polarity. This field only takes effect when LED_EN is 1b1. Bit[0]:Link 1000          |
|        |              | Bit[1]:Link 100                                                                                 |
|        |              | Bit[2]:Link 10                                                                                  |
|        |              | Bit[3]:Link Down<br>Bit[4]:Full Duplex                                                          |
|        |              | Bit[5]:Half Duplex                                                                              |
|        |              | Bit[6]:Force On (Logic 1)                                                                       |

## 51F00270 <u>dev1Fh reg027</u> LED1 Blinking Control Register

| Bit   | 15 | _14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5      | 4     | 3 | 2 | 1 | 0 |
|-------|----|-----|----|----|----|----|---|---|---|---|--------|-------|---|---|---|---|
| Name  |    |     | Y  | A  |    |    |   |   |   |   | ed1_bl | k_mas | k |   |   |   |
| Type  |    |     | 7  |    |    |    |   |   |   |   | R      | W     |   |   |   |   |
| Reset |    |     | 1  |    | 7  |    | 0 | 0 | 0 | 0 | 0      | 0     | 0 | 0 | 0 | 0 |

| Bit(s) Name | Description                                                                                                                                                                                                                                                                                                                                                   |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:0 led1_bl | k_mask LED blinks if any of the following event occurs. This field only takes effect when LED_EN is 1b1.                                                                                                                                                                                                                                                      |
|             | (Notes: The LED-Blinking Priority Precedes The LED-On Priority, That is, when there is an event that triggers LED-Blinking, it will take control of LED output no matter LED-On status is)  Bit[0]:1000Mbps TX Activity Bit[1]:1000Mbps RX Activity Bit[2]:100Mbps TX Activity Bit[3]:100Mbps RX Activity Bit[4]:10Mbps RX Activity Bit[5]:10Mbps RX Activity |
| 4           | Bit[6]:Collision<br>Bit[7]:RX CRC Error<br>Bit[8]:RX Idle Error<br>Bit[9]:Force Blinks (Logic 1)                                                                                                                                                                                                                                                              |



# **Giga Switch Programming Guide**

**Confidential A** 

# 51F00280 <u>dev1Fh reg028</u> LED2 On Control Register

8000

| Bit   | 15     | 14     | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3    | 2   | 1 | 0 |
|-------|--------|--------|----|----|----|----|---|---|---|---|---|------|------|-----|---|---|
| Name  | rg_led | rg_led |    |    |    |    |   |   |   |   |   | led2 | on m | ask |   |   |
|       |        |        |    |    |    |    |   |   |   |   |   |      |      |     |   |   |
| Type  | RW     | RW     |    |    |    |    |   |   |   |   |   |      | RW   |     |   |   |
| Reset | 1      | 0      |    |    |    |    |   |   |   | 0 | 0 | 0    | 0    | 0   | 0 | 0 |

| Bit(s) | Name         | Description                                                                                                                                                                                                   |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15     | rg_led2_en   | Enable Ethernet LED Function.                                                                                                                                                                                 |
|        |              | 0: Disable (Hi-Z)<br>1: Enable                                                                                                                                                                                |
| 14     | rg_led2_pol  | Select LED polarity. This field only takes effect when LED_EN is 1b1.                                                                                                                                         |
|        |              | Enable Ethernet LED Function. 0: Active low (That is, LED On means Output 0) 1: Active high (That is, LED On means Output 1)                                                                                  |
| 6:0    | led2_on_mask | LED is on if any of the following state holds. This field only takes effect when LED_EN is 1b1.                                                                                                               |
|        |              | Select LED polarity. This field only takes effect when LED_EN is 1b1.  Bit[0]:Link 1000  Bit[1]:Link 100  Bit[2]:Link 10  Bit[3]:Link Down  Bit[4]:Full Duplex  Bit[5]:Half Duplex  Bit[6]:Force On (Logic 1) |

## 51F00290 dev1Fh reg029 LED2 Blinking Control Register

|       |    |    |     |    |    |    | / |   |   |   |        |       |   |   |   |   |
|-------|----|----|-----|----|----|----|---|---|---|---|--------|-------|---|---|---|---|
| Bit   | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5      | 4     | 3 | 2 | 1 | 0 |
| Name  |    |    |     | 1  |    |    |   |   |   |   | ed2_bl | k_mas | k |   |   |   |
| Type  |    | /  | / 7 | -  |    |    |   |   |   |   | R'     | W     |   |   |   |   |
| Reset |    |    |     | A  |    |    | 0 | 0 | 0 | 0 | 0      | 0     | 0 | 0 | 0 | 0 |

| Bit(s) Name       | Description                                                                                                                                                                                                                                                                                                   |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:0 led2_blk_mask | LED blinks if any of the following event occurs. This field only takes effect when LED_EN is 1b1.                                                                                                                                                                                                             |
|                   | (Notes: The LED-Blinking Priority Precedes The LED-On Priority, That is, when there is an event that triggers LED-Blinking, it will take control of LED output no matter what LED-On status is) Bit[0]:1000Mbps TX Activity Bit[1]:1000Mbps TX Activity Bit[2]:100Mbps TX Activity Bit[2]:100Mbps TX Activity |
|                   | Bit[3]:100Mbps RX Activity Bit[4]:10Mbps TX Activity Bit[5]:10Mbps RX Activity Bit[6]:Collision Bit[7]:RX CRC Error Bit[8]:RX Idle Error Bit[9]:Force Blinks (Logic 1)                                                                                                                                        |



# **Giga Switch Programming Guide**

**Confidential A** 

# 51F002A0 <u>dev1Fh\_reg02A</u> LED3 On Control Register

8000

| r | ١ |
|---|---|
| 4 | _ |
|   |   |

| Bit   | 15             | 14              | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3      | 2   | 1 | 0 |
|-------|----------------|-----------------|----|----|----|----|---|---|---|---|---|-----|--------|-----|---|---|
| Name  | rg_led<br>3 en | rg_led<br>3_pol |    |    |    |    |   |   |   | 7 |   | led | 3_on_m | ask |   |   |
| Type  | RW             | RW              |    |    |    |    |   |   |   |   |   | /   | RW     |     |   |   |
| Reset | 1              | 0               |    |    |    |    |   |   |   | 0 | 0 | 0   | 0      | 0   | 0 | 0 |

| Bit(s) | Name         | Description                                                                                     |
|--------|--------------|-------------------------------------------------------------------------------------------------|
| 15     | rg_led3_en   | Enable Ethernet LED Function.                                                                   |
|        |              | 0: Disable (Hi-Z)<br>1: Enable                                                                  |
| 14     | rg_led3_pol  | Select LED polarity. This field only takes effect when LED_EN is 1b1.                           |
|        |              | Enable Ethernet LED Function.                                                                   |
|        |              | 0: Active low (That is, LED On means Output 0)                                                  |
|        |              | 1: Active high (That is, LED On means Output 1)                                                 |
| 6:0    | led3_on_mask | LED is on if any of the following state holds. This field only takes effect when LED_EN is 1b1. |
|        |              | Select LED polarity. This field only takes effect when LED_EN is 1b1.                           |
|        |              | Bit[0]:Link 1000                                                                                |
|        |              | Bit[1]:Link 100                                                                                 |
|        |              | Bit[2]:Link 10<br>Bit[3]:Link Down                                                              |
|        |              | Bit[4]:Full Duplex                                                                              |
|        |              | Bit[5]:Half Duplex                                                                              |
|        |              | Bit[6]:Force On (Logic 1)                                                                       |

# 51F002B0 <u>dev1Fh\_reg02B</u> LED3 Blinking Control Register

0000

<u>h</u>

| Bit   | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5      | 4     | 3 | 2 | 1 | 0 |
|-------|----|----|-----|----|----|----|---|---|---|---|--------|-------|---|---|---|---|
| Name  |    |    |     |    |    |    |   |   |   |   | ed3_bl | k_mas | k |   |   |   |
| Type  |    |    |     | ,  |    |    |   |   |   |   | R      | W     |   |   |   |   |
| Reset |    |    | 75/ |    |    | 1  | 0 | 0 | 0 | 0 | 0      | 0     | 0 | 0 | 0 | 0 |

|        | The second secon | 1                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit(s) | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9:0    | led3_blk_mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LED blinks if any of the following event occurs. This field only takes effect when LED_EN is 1b1.                                                                                                                                                                                                                                                                                                                           |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (Notes: The LED-Blinking Priority Precedes The LED-On Priority, That is, when there is an event that triggers LED-Blinking, it will take control of LED output no matter what LED-On status is) Bit[0]:1000Mbps TX Activity Bit[1]:1000Mbps RX Activity Bit[2]:100Mbps TX Activity Bit[3]:100Mbps RX Activity Bit[4]:10Mbps TX Activity Bit[5]:10Mbps RX Activity Bit[6]:Collision Bit[7]:RX CRC Error Bit[8]:RX Idle Error |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit[9]:Force Blinks (Logic 1)                                                                                                                                                                                                                                                                                                                                                                                               |



# 1.12 Loop Detection

When loop detection function is enabled by setting hardware strapping(0x7804), the GSW provide two different signal out. One is sent the loop frame with the SID as 0180c2000001, another is sent the period LED.

Follow the step to check it:

- 1. Set 0x30c0 (for example : enable p0,p1,p3, set as 0x07130000)
- 2. Set 0x201c,0x211c ..0x261c to enable per port broadcast storm detection( for example, set 0x201c as cc030303 for port 0)

After that, you can check the Loop frame and alarm signal from 96<sup>th</sup> pin.

3. Read 0x30c0 to check the Alarm message. (You can write bit 1 of 0x30c0 as 1 to clean the status)

### 000030C0 <u>LPDET\_CTRL</u> LOOP DETECTION CONTROL REGISTER

| Bit   | 31    | 30                    | 29                        | 28 | 27   | 26 | 25 | 24 | 23   | 22                         | 21                 | 20                   | 19                         | 18    | 17          | 16   |
|-------|-------|-----------------------|---------------------------|----|------|----|----|----|------|----------------------------|--------------------|----------------------|----------------------------|-------|-------------|------|
| Name  |       |                       | LPDE<br>T_EN5             |    |      |    |    |    | T_PE | LPDE<br>T_AL<br>ARM_<br>EN | LPDE<br>T_PAS<br>S | LPDE<br>T_PE<br>RIOD | LPDE<br>T_LED<br>_RAT<br>E | LPDET | T_THRE<br>D | SHOL |
| Type  |       | RW                    | RW                        | RW | RW   | RW | RW | RW | RW   | RW                         | RW                 | RW                   | RW                         |       | RW          |      |
| Reset |       | 0                     | 0                         | 0  | 0    | 0  | 0  | 0  | 0    | 0                          | 0                  | 0                    | 0                          | 0     | 1           | 1    |
| Bit   | 15    | 14                    | 13                        | 12 | , 11 | 10 | 9  | 8  | 7    | 6                          | 5                  | 4                    | 3                          | 2     | 1           | 0    |
| Name  | T_ST_ | LPDE<br>T_ST_<br>BCST | LPDE<br>T_TR<br>AP_E<br>N | 12 |      | /  |    |    |      | T_AL                       | T_AL               | T_AL                 | LPDE<br>T_AL<br>ARM3       | T_ALA | T_AL        | T_AL |
| Type  | RO    | RO                    | RO                        |    | 7    |    |    |    |      | RO                         | RO                 | RO                   | RO                         | RO    | RO          | W1C  |
| Reset | 0     | 0                     | 0 /                       |    | 7    |    |    |    |      | 0                          | 0                  | 0                    | 0                          | 0     | 0           | 0    |

| Bit(s) | Name      | Description                                                             |
|--------|-----------|-------------------------------------------------------------------------|
| 30     | LPDET_EN6 | Enable the loop detection ability of user port 6.  0: Disable 1: Enable |
| 29     | LPDET_EN5 | Enable loop detection the ability of user port 5.  0: Disable 1: Enable |
| 28     | LPDET_EN4 | Enable loop detection the ability of user port 4.  0: Disable 1: Enable |
| 27     | LPDET_EN3 | Enable loop detection the ability of user port 3.  0: Disable 1: Enable |
| 26     | LPDET_EN2 | Enable loop detection the ability of user port 2.  0: Disable 1: Enable |
| 25     | LPDET_EN1 | Enable loop detection the ability of user port 1. 0: Disable 1: Enable  |
| 24     | LPDET_EN0 | Enable loop detection the ability of user port 0.  0: Disable 1: Enable |



**Confidential A** 

| 23    | LPDET_PERIOD_EN | The loop detection frame is triggered by a periodical timer or by broadcast storm.  0: Broadcast mode                                                |
|-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                 | 1: Periodical mode                                                                                                                                   |
| 22    | LPDET_ALARM_EN  | Enable 2 kHz alarm output and per-port LED when loop is detected.  0: Disable                                                                        |
| 0.4   | LDDET DAGG      | 1: Enable                                                                                                                                            |
| 21    | LPDET_PASS      | Loop detection frame is blocked or passed to packet memory.  0: Blocked 1: Pass                                                                      |
| 20    | LPDET_PERIOD    | Interval of transmitting loop detection frame in Periodical mode. 0: 125 us 1: 1000 ms                                                               |
| 19    | LPDET_LED_RATE  | LED blinking rate of per port when loop is detected.  0: LED blinking at 2 Hz  1: LED blinking at 4 Hz                                               |
| 18:16 | LPDET_THRESHOLD | Number of missed loop detection frame before 2 kHz alarm is reset                                                                                    |
| 15    | LPDET_ST_LOOP   | The status of loop detection. In LOOP state, the loop detection frame is transmitted, and the loop detection frames are received.                    |
|       |                 | 0: Not in Loop state 1: Loop state                                                                                                                   |
| 14    | LPDET_ST_BCST   | The status of loop detection. In BCST state, the loop detection frame is transmitted, but no loop detection frame is received.  0: Not in BCST state |
|       |                 | 1: BCST state                                                                                                                                        |
| 13    | LPDET_TRAP_EN   | Status of strap pin for loop detection 0: Disabled 1: Enabled                                                                                        |
| 6     | LPDET_ALARM6    | The status of loop detected on port 6. This bit is cleared when LPDET_ALARM0 is written as 1.                                                        |
|       | 6               | 0: Not detected 1: Detected                                                                                                                          |
| 5     | LPDET_ALARM5    | The status of loop detected on port 5. This bit is cleared when LPDET_ALARM0 is written as 1.                                                        |
|       |                 | 0: Not detected 1: Detected                                                                                                                          |
| 4     | LPDET_ALARM4    | The status of loop detected on port 4. This bit is cleared when LPDET_ALARM0 is written as 1.                                                        |
|       |                 | 0: Not detected 1: Detected                                                                                                                          |
| 3     | LPDET_ALARM3    | The status of loop detected on port 3. This bit is cleared when LPDET_ALARM0 is written as 1.                                                        |
|       |                 | 0: Not detected 1: Detected                                                                                                                          |
| 2     | LPDET_ALARM2    | The status of loop detected on port 2. This bit is cleared when LPDET_ALARM0 is written as 1.  0: Not detected 1: Detected                           |
| 1     | LPDET_ALARM1    | The status of loop detected on port 1. This bit is cleared when LPDET_ALARM0 is written as 1.                                                        |
|       | 0-              | 0: Not detected 1: Detected                                                                                                                          |
| 0     | LPDET_ALARM0    | The status of loop detected on port 0. This bit is cleared when it is written as 1.  0: Not detected  1: Detected                                    |





| 0000201C | BSR | Broadcast Storm Rate Control of P0 | 00000000 |
|----------|-----|------------------------------------|----------|
|          |     |                                    |          |

| Bit   | 31   | 30          | 29          | 28          | 27          | 26          | 25   | 24    | 23              | 22 | 21 | 20 | / 19 | 18 | 17 | 16 |  |
|-------|------|-------------|-------------|-------------|-------------|-------------|------|-------|-----------------|----|----|----|------|----|----|----|--|
| Name  | STRM | <b>STRM</b> | <b>STRM</b> | <b>STRM</b> | <b>STRM</b> | <b>STRM</b> |      |       |                 |    |    |    |      |    |    |    |  |
|       | _MOD | _BC_I       | _MC_I       | _UC_I       | _DRO        | _PER        | STRM | _UNIT | STORM_1G        |    |    |    |      |    |    |    |  |
|       | E    | NC          | NC          | NC          | P           | D           |      |       |                 |    |    |    |      |    |    |    |  |
| Type  | RW   | RW          | RW          | RW          | RW          | RW          | R'   | W     | RW              |    |    |    |      |    |    |    |  |
| Reset | 0    | 0           | 0           | 0           | 0           | 0           | 0    | 0     | 0               | 0  | 0  | 0  | 0    | 0  | 0  | 0  |  |
| Bit   | 15   | 14          | 13          | 12          | 11          | 10          | 9    | 8     | 7 6 5 4 3 2 1 0 |    |    |    |      |    |    |    |  |
| Name  |      |             |             | STORN       | 1_100M      |             |      |       | STORM_10M       |    |    |    |      |    |    |    |  |
| Type  | RW   |             |             |             |             |             |      |       |                 | RW |    |    |      |    |    |    |  |
| Reset | 0    | 0           | 0           | 0           | 0           | 0           | 0    | 0     | 0               | 0  | 0  | 0  | 0    | 0  | 0  | 0  |  |

| Bit(s) | Name        | Description                                                                                                                                                              |
|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | STRM_MODE   | Broadcast Storm Suppression  0: Packet-based ( 1 second period)  1: Rate-based                                                                                           |
| 30     | STRM_BC_INC | Broadcast Storm Included  0: Exclude BC frame  1: Include BC frame                                                                                                       |
| 29     | STRM_MC_INC | Unknown Multicast Storm Included 0: Exclude MC frame 1: Include MC frame                                                                                                 |
| 28     | STRM_UC_INC | Unknown Unicast Storm Included 0: Exclude UC frame 1: Include UC frame                                                                                                   |
| 27     | STRM_DROP   | Broadcast Storm Suppression enabled 0: BC Storm detection only 1: Enable packet drop when BC storm is detected                                                           |
| 26     | STRM_PERD   | Broadcast Strom Detection Signal Period 0: One second 1: 125us                                                                                                           |
| 25:24  | STRM_UNIT   | Broadcast Storm Suppression  0: 64 packets or 64 Kbps  1: 256 packets or 256 Kbps  2: 1 K packets or 1 Mbps  3: 4 K packets or 4 Mbps                                    |
| 23:16  | STORM_1G    | 1000 Mbps Broadcast Storm Rate Limit Control The broadcast storm rate limit for 1000 Mbps link speed 0: (0* STORM_UNIT) packets or bps 1: (1* STORM_UNIT) packets or bps |
| 15:8   | STORM_100M  | 100 Mbps Broadcast Storm Rate Limit Control The broadcast storm rate limit for 100 Mbps link speed 0: (0* STORM_UNIT) packets or bps 1: (1* STORM_UNIT) packets or bp    |
| 7:0    | STORM_10M   | 10 MbpsBroadcast Storm Rate Limit Control The broadcast storm rate limit for 10 Mbps link speed 0: (0* STORM_UNIT) packets or bps 1: (1* STORM_UNIT) packets or bps      |



### 1.13 MAC forward control

0x0010 is used for MAC forwarding control rule. For different traffic, like broadcast, Unknown multicast...etc, you can set the forwarding port at this register.

| 0000001 | 10              |    |    |     |     |    |    |    |            | 1  | Y     |    |                   |      | 000   | 00000 |
|---------|-----------------|----|----|-----|-----|----|----|----|------------|----|-------|----|-------------------|------|-------|-------|
| Bit     | 31              | 30 | 29 | 28  | 27  | 26 | 25 | 24 | 23         | 22 | 21    | 20 | 19                | 18   | 17    | 16    |
| Name    |                 |    |    | BC_ | FFP |    |    |    | UNM_FFP    |    |       |    |                   |      |       |       |
| Type    |                 |    |    | R'  | W   |    |    | RW |            |    |       |    |                   |      |       |       |
| Reset   | 0               | 0  | 0  | 0   | 0   | 0  | 0  | 0, | 0          | 0  | 0     | 0  | 0                 | 0    | 0     | 0     |
| Bit     | 15              | 14 | 13 | 12  | 11  | 10 | 9  | 8  | 7          | 6  | 5     | 4  | 3                 | 2    | 1     | 0     |
| Name    | UNU_FFP         |    |    |     |     |    |    |    | CPU_<br>EN | CF | PU_PO | RT | MIRR<br>OR_E<br>N | MIRI | ROR_P | ORT   |
| Type    | RW              |    |    |     |     |    |    |    | RW         |    | RW    |    | RW                |      | RW    |       |
| Reset   | 0 0 0 0 0 0 0 0 |    |    |     |     |    | 0  | 0  | 0          | 0  | 0     | 0  | 0                 | 0    | 0     |       |

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                               |
|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24  | BC_FFP      | Broadcast Frame Flooding Ports  If MAC receives broadcast frames, this field indicates the flooding ports.  [NOTE]  1. The flooding port excludes the received port on the switch.  2. Frame dropped though BC_FFP=6'b0                                                   |
| 23:16  | UNM_FFP     | Unknown Multicast Frame Flooding Ports  If MAC receives multicast frames which can not be found on the ARL, this field indicates the flooding ports.  [NOTE]  1. The flooding port will exclude the received port by HW.  2. Frame dropped though UNM_FFP=6'b0.           |
| 15:8   | UNU_FFP     | Unknown Unicast Frame Flooding Ports  If MAC receives the unicast or multicast frames which can not be found on the ARL. The field indicates the flooding port.  [NOTE]  1. The flooding port will excludes the received port by HW  2. Frame dropped though UNM_FFP=6'b0 |
| 7      | CPU_EN      | CPU Port Enable Enable the CPU port specified in CPU_PORT. 0: No CPU port exists. 1: Enable                                                                                                                                                                               |
| 6:4    | CPU_PORT    | CPU Port Number Set the CPU port number. 0: Port 0 7: Port 7                                                                                                                                                                                                              |
| 3      | MIRROR_EN   | Mirror Port Enable Enable the mirror port specified in MIRROR_PORT. 0: No mirror available 1: Enable mirror                                                                                                                                                               |
| 2:0    | MIRROR_PORT | Mirror Port Number Set the mirror port number. 0: Port 0                                                                                                                                                                                                                  |
|        |             | 7: Port 7                                                                                                                                                                                                                                                                 |

Here also show the forwarding rule which you can set at register 0x0010.

| FTAG     | ACL Enable             | ARL/DIP     | Action                         |
|----------|------------------------|-------------|--------------------------------|
|          |                        | Table       |                                |
| ВС       | ACL Hit and Port Map   | -           | Follow ACL Forwarding Port Map |
|          | is enabled             |             |                                |
|          | Disable or ACL not Hit | -           | Follow MFC_BC_FFP register     |
| MC       | ACL Hit and Port Map   | -           | Follow ACL Forwarding Port Map |
| IP_MULT  | is enabled             |             |                                |
| IPV6_MUL | Disable or ACL not Hit | ARL Hit     | Follow ARL Forwarding Port Map |
| TI       |                        | ARL not Hit | Follow MFC.UNM_FFP_register    |
| UC       | ACL Hit and Port Map   | -           | Follow ACL Forwarding Port Map |
|          | is enabled             |             |                                |
|          | Disable or ACL not Hit | ARL Hit     | Follow ARL Forwarding Port Map |
|          |                        | ARL not Hit | Follow MFC.UNU_FFP register    |

# 1.14 MAC table aging time

Aging time is used for recording the MAC is exist or not and would be clean after 300 seconds if there is no traffic pass through again. For changing this, you can modify the 0x00A0.

The aging time would be depending on the switch core clock speed.

### 000000A0 AAC Address Age Control

00095001

| Bit   | 31 | 30_   | 29     | 28  | 27   | 26 | 25 | 24 | 23 | 22  | 21   | 20 | 19           | 18 | 17 | 16 |
|-------|----|-------|--------|-----|------|----|----|----|----|-----|------|----|--------------|----|----|----|
| Name  |    |       | 77     | ,   | REV0 |    |    |    |    |     |      |    | AGE_CNT[7:4] |    |    |    |
| Type  |    |       |        | - A |      | DC |    |    |    |     |      | RW | RW           |    |    |    |
| Reset | 0  | 0     | 0      | 0   | 0    | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 1            | 0  | 0  | 1  |
| Bit   | 15 | 14    | 13     | 12  | 11   | 10 | 9  | 8  | 7  | 6   | 5    | 4  | 3            | 2  | 1  | 0  |
| Name  |    | AGE_C | NT[3:0 |     |      |    |    |    |    | AGE | UNIT |    |              |    |    |    |
| Type  | RW |       |        |     |      |    |    |    |    | R   | W    |    |              |    |    |    |
| Reset | 0  | 71    | 0      | 1   | 0    | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0            | 0  | 0  | 1  |

| Bit(s) Name   | Description                                                                                                                                                                                                                              |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:21 REV0    | Reserved                                                                                                                                                                                                                                 |
| 20 AGE_DIS    | Address Table Aging Disable                                                                                                                                                                                                              |
| ,             | Disable or pause MAC address aging.                                                                                                                                                                                                      |
| 19:12 AGE_CNT | Address Table Age Count                                                                                                                                                                                                                  |
|               | This age count is recorded in the age timer field of the MAC address table when a new source address is received and the table entry is ready to refresh the timer. The applied age timer is equal to (AGE_CNT+1) *(AGE_UNIT+1) seconds. |
| 11:0 AGE_UNIT | Address Table Age Unit                                                                                                                                                                                                                   |
|               | The applied aging unit is equal to (AGE_UNIT+1) seconds.                                                                                                                                                                                 |



#### 1.15 MAC table

We have 2048 MAC entries exist in switch.

GSW build in the API command:

Ethphxcmd arl mactbl-disp

MAC AABBCCDDEEFF: TIMER:149, SA\_PORT\_FW:0, SA\_MIR\_EN:0, USER\_PRI:0,

EG\_TAG:0, LEAKY\_EN:0, PORT:4, STATUS:1, TYPE:0

You can find that have an aging time, source port information over there.

For RT63368 or others platform, you can use the command flow to check the MAC table list:

Ethphxcmd gsww 80 8002 //clean

Ethphxcmd gsww 80 8004 //first MAC entry

Ethphxcmd gswr 84 // show the first entry
Ethphxcmd gswr 88 // show the firstentry
Ethphxcmd gsww 80 8005 // next MAC entry

Ethphxcmd gswr 84 // show the second entry
Ethphxcmd gswr 88 // show the second entry

For detail, you can check the register 0x0080,0x0084 and 0x0088.

#### 00000080 ATC Address Table Control

| n | n | n | n | n | n | n | • |
|---|---|---|---|---|---|---|---|
| U | U | υ | U | U | 0 | U | L |

| Bit   | 31   | 30           | 29           | 28                 | 27 | 26     | 25 | 24 | 23    | 22 | 21  | 20  | 19   | 18 | 17   | 16 |
|-------|------|--------------|--------------|--------------------|----|--------|----|----|-------|----|-----|-----|------|----|------|----|
| Name  |      | RE           | V0           |                    |    | ADDR   |    |    |       |    |     |     |      |    |      |    |
| Type  |      | D            | С            |                    |    | RO     |    |    |       |    |     |     |      |    |      |    |
| Reset | 0    | 0            | 0            | 0                  | 0  | 0      | 0  | 0  | 0     | 0  | 0   | 0   | 0    | 0  | 0    | 0  |
| Bit   | 15   | 14           | 13           | 12                 | 11 | 10     | 9  | 8  | 7     | 6  | 5   | 4   | 3    | 2  | 1    | 0  |
| Name  | BUSY | SRCH<br>_END | SRCH<br>_HIT | ADDR<br>_INVL<br>D |    | AC_MAT |    |    |       | V1 | AC_ | SAT | REV2 | ,  | C_CM | D  |
| Type  | W1C  | RO           | RO           | RO /               | RW |        |    |    | DC RW |    | W   | DC  | RW   |    |      |    |
| Reset | 0    | 0            | 0            | 0.4                | 0  | 0      | 0  | 0  | 0     | 0  | 0   | 0   | 0    | 0  | 0    | 0  |

#### 00000084 TSRA1

#### Table Search Read Address I

#### 0000000

| Bit   | 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24     | 23     | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |
|-------|----|----|----|-----|-----|----|----|--------|--------|----|----|----|----|----|----|----|--|
| Name  |    |    |    | BYT | E_0 |    |    | BYTE_1 |        |    |    |    |    |    |    |    |  |
| Type  |    |    |    | R   | 0   |    |    |        | RO     |    |    |    |    |    |    |    |  |
| Reset | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0      | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |
| Bit   | 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8      | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
| Name  |    |    |    | BYT | E_2 |    |    |        | BYTE_3 |    |    |    |    |    |    |    |  |
| Type  | RO |    |    |     |     |    |    |        |        | RO |    |    |    |    |    |    |  |
| Reset | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0      | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |

| Bit(s) Name  | Description                                              |  |
|--------------|----------------------------------------------------------|--|
| 31:24 BYTE_0 | MAC Address[47:40] / Destination IP(DIP) Address [31:24] |  |
| 23:16 BYTE_1 | MAC Address[39:32] / Destination IP(DIP) Address [23:16] |  |
| 15:8 BYTE_2  | MAC Address[31:24] / Destination IP(DIP) Address [15:8]  |  |
|              |                                                          |  |



7:0 BYTE\_3

MAC Address[23:16] / Destination IP(DIP) Address [7:0]

#### 8800000 TSRA2 **Table Search Read Address II**

| 0 |   |   |   |   |   |  |
|---|---|---|---|---|---|--|
|   |   |   |   |   |   |  |
|   |   |   |   |   |   |  |
| · | v | u | u | u | u |  |

| Bit   | 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 | 23 22  | 21  | 20  | 19  | 18 | 17 | 16 |
|-------|----|----|----|-----|-----|----|----|----|--------|-----|-----|-----|----|----|----|
| Name  |    |    |    | BYT | E_0 |    |    |    | BYTE_1 |     |     |     |    |    |    |
| Type  |    |    |    | R   | 0   |    |    |    | RO     |     |     |     |    |    |    |
| Reset | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0 0    | 0   | 0   | 0   | 0  | 0  | 0  |
| Bit   | 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  | 7 6    | 5 / | 4   | 3   | 2  | 1  | 0  |
| Name  |    |    |    | BYT | E_2 |    |    |    |        |     | BYT | E_3 |    |    |    |
| Type  |    |    |    | R   | 0   |    |    |    |        | 7   | R   | .0  |    |    |    |
| Reset | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0 0    | 0   | 0   | 0   | 0  | 0  | 0  |

| Bit(s) | Name   | Description                                                                                                                                                                                                                                                                 |
|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24  | BYTE_0 | MAC Address[15:8] / Source IP(SIP) Address [31:24]                                                                                                                                                                                                                          |
| 23:16  | BYTE_1 | MAC Address[7:0] / Source IP(SIP) Address [23:16]                                                                                                                                                                                                                           |
| 15:8   | BYTE_2 | SIP Address [15: 8] or bit[15]: IVL bit[14:12]: Filter ID[2:0] bit[11:8]: CVID[11: 8] NOTE: When IVL is reset, MAC[47:0] and FID[2:0] will be used to read/write the address table. When IVL is set, MAC[47:0] and CVID[11:0] will be used to read/write the address table. |
| 7:0    | BYTE_3 | SIP Address[7:0] or CVID[7:0]                                                                                                                                                                                                                                               |

#### **Output queue** 1.16

Each port has 8 queues for different QoS services. Please know that QoS only active when traffic jam happen. It means that you should have flow control first for QoS. If not, you would only find the packet loss.

Free page: Read the 0x1fc0

For GSW, if you want to check the queue, please use:

ethphxcmd gsww 7038 220 ethphxcmd gswr 7034

#### Here show the Q map:

| 7 2 | Q1 & Q0 | Q3 & Q2 | Q5 & Q4 | Q7 & Q6 |
|-----|---------|---------|---------|---------|
| P0  | 220     | 221     | 222     | 223     |
| P1  | 224     | 225     | 226     | 227     |
| P2  | 228     | 229     | 22a     | 22b     |
| P3  | 22c     | 22d     | 22e     | 22f     |
| P4  | 230     | 231     | 232     | 233     |



**Confidential A** 

|    | Q1 & Q0 | Q3 & Q2 | Q5 & Q4 | Q7 & Q6 |
|----|---------|---------|---------|---------|
| P5 | 234     | 235     | 236     | 237     |
| P6 | 238     | 239     | 23a     | 23b     |

### 00001FC0 FPLC Free Page Link Count Register.

**01EE01EE** 

| Bit   | 31 | 30 | 29 | 28 | 27 | 26 | 25              | 24  | 23 | 22  | 21    | 20    | 19 | 18 | 17 | 16 |
|-------|----|----|----|----|----|----|-----------------|-----|----|-----|-------|-------|----|----|----|----|
| Name  |    |    |    |    |    |    | MIN_FRÉE_PL_CNT |     |    |     |       |       |    |    |    |    |
| Type  |    |    |    |    |    |    | RO              |     |    |     |       |       |    |    |    |    |
| Reset |    |    |    |    |    |    | 0               | 1   | 1  | 1   | 1     | 0     | 1  | 1  | 1  | 0  |
| Bit   | 15 | 14 | 13 | 12 | 11 | 10 | 9               | 8,/ | 7  | 6   | 5     | 4     | 3  | 2  | 1  | 0  |
| Name  |    |    |    |    |    |    |                 |     |    | F   | REE_F | PL_CN | Γ  |    |    |    |
| Type  |    |    |    |    |    |    | RO              |     |    |     |       |       |    |    |    |    |
| Reset |    |    |    |    |    |    | 0               | 1   | 1  | 1.0 | 1     | 0     | 1  | 1  | 1  | 0  |

| Bit(s) | Name            | Description                                               |
|--------|-----------------|-----------------------------------------------------------|
| 25:16  | MIN_FREE_PL_CNT | Minimal Free Page Link Count in LMU from last read access |
| 9:0    | FREE_PL_CNT     | Free Page Link Count in LMU                               |

### 1.17 VLAN setting

You need use three registers to make one VLAN rule. Please follow the below information to do that: Set the port you want into security mode and as user port, take port 1 as example:

0x 2104 00ff0003 //set as security mode 0x 2110 81000000 //set as user port

You should set up the each VLAN port you want to be security mode and user port.

Next, you need to setup the VLAN ID and group member. Here, we set port 0 to 3 and port 6 as one group and their VLAN ID is 10. And just only port 3 get the egress tag.

0x94 104F0001 Port member 0~3+6 (4f =0100 1111)

0x98 000000c0 Egress tag enable for port 3, refer to register 0x98

0x90 800010<mark>03</mark> VID member VID set as 03

Note: Please don't use 0 and 4095 for VID.

If you do not want to add egress tag at any port, just set 0x98 as 0. For detail, check the register 0x0098 at the below.

#### 00002104 PCR Port Control of P1 00FF0000

| Bit  | 31   | 30           | 29  | 28  | 27   | 26 | 25    | 24 | 23 | 22 | 21 | 20     | 19     | 18 | 17 | 16 |
|------|------|--------------|-----|-----|------|----|-------|----|----|----|----|--------|--------|----|----|----|
| Name | REVU | MLDv<br>2_EN | EG_ | TAG | REV1 | P  | ORT_P | RI |    |    |    | PORT_I | MATRIX | (  |    |    |



**Confidential A** 

| Type  | DC | RW   | R  | W                  | DC                |            | RW                  |                     |             |     |        | R'  | W    |              | Y     |       |
|-------|----|------|----|--------------------|-------------------|------------|---------------------|---------------------|-------------|-----|--------|-----|------|--------------|-------|-------|
| Reset | 0  | 0    | 0  | 0                  | 0                 | 0          | 0                   | 0                   | 1           | 1   | 1      | 1   | _1   | 1            | 1     | 1     |
| Bit   | 15 | 14   | 13 | 12                 | 11                | 10         | 9                   | 8                   | 7           | 6   | 5      | 4   | , 3  | 2            | _/1   | 0     |
| Name  |    | REV2 |    | UP2D<br>SCP_<br>EN | UP2T<br>AG_E<br>N | ACL_<br>EN | PORT<br>_TX_<br>MIR | PORT<br>_RX_<br>MIR | ACL_<br>MIR | MIS | _PORT_ | _FW | REV3 | VLAN<br>_MIS | PORT_ | _VLAN |
| Type  |    | DC   |    | RW                 | RW                | RW         | RW                  | RW                  | RW          |     | RW     | 7   | DC   | RW           | R'    | W     |
| Reset | 0  | 0    | 0  | 0                  | 0                 | 0          | 0                   | 0                   | 0           | 0   | 0      | 0   | 0    | 0            | 0     | 0     |

| 0000009 | 90   | VTCR | <u> </u> |    | VLAN Table Control |     |    |    |    |    |    |    |       |    | 000 | 00000 |
|---------|------|------|----------|----|--------------------|-----|----|----|----|----|----|----|-------|----|-----|-------|
| Bit     | 31   | 30   | 29       | 28 | 27                 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19    | 18 | 17  | 16    |
| Name    | BUSY | REV0 |          |    |                    |     |    |    |    |    |    |    | IDX_I |    |     |       |
| Туре    | W1C  |      | DC       |    |                    |     |    |    |    |    |    | RO |       |    |     |       |
| Reset   | 0    | 0    | 0        | 0  | 0                  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0   | 0     |
| Bit     | 15   | 14   | 13       | 12 | 11                 | 10  | 9  | 8  | 7  | 6  | 5  | 4  | 3     | 2  | 1   | 0     |
| Name    |      | FU   | NC       |    |                    | VID |    |    |    |    | D  |    |       |    |     |       |
| Type    |      | R'   | W        |    |                    |     |    |    |    | R  | W  |    |       |    |     |       |
| Reset   | 0    | 0    | 0        | 0  | 0                  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0   | 0     |

| Bit(s) | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | BUSY      | VLAN Table Is Busy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        |           | SW can set this bit to 1 only if this bit is reset. After the VTCR register is written and this bit is set, this chip will perform the corresponding function on the VLAN table based on FUNC bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 30:17  | REV0      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 16     | IDX_INVLD | Entry is not Valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        |           | This index for the access control is out of the valid index.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15:12  | FUNC      | Access Control Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        |           | Whenever VTCR register is written and bit.31 is set, this chip will perform the corresponding function on the VLAN table based on FUNC bits.  0: Read the specified VID Entry from VAWD# register based on VID bits.  1: Write the specified VID Entry though VAWD# register based on VID bits.  2: Make the specified VID entry invalid based on VID bits.  3: Make the specified VID entry valid based on VID bits.  4: Read the specified ACL Table entry.  5: Write the specified ACL Table entry.  6: Read the specified trTCM Meter Table.  7: Write the specified ACL Mask entry.  9: Write the specified ACL Mask entry.  10: Read the specified ACL Rule Control entry.  11: Write the specified ACL Rule Control entry.  12: Read the specified ACL Rate Control entry.  13: Write the specified ACL Rate Control entry.  14: Reserved  15: Reserved |
| 11:0   | VID       | 1. VLAN ID Number: 0x0 to 0x1F (16)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        |           | 2. ACL table index: 0x0 to 0x3F (64) 3. ACL mask control: 0x0 to 0x3F (32 or 64)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

00000094 <u>VAWD1</u> VLAN and ACL Write Data I 00000000



| Bit   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23             | 22 | 21 | 20  | 19 | 18  | 17 | 16 |
|-------|----|----|----|----|----|----|----|-------|----------------|----|----|-----|----|-----|----|----|
| Name  |    |    |    |    |    |    |    | WDATA | [31:16]        |    |    |     |    |     |    |    |
| Type  |    |    |    |    |    |    |    | R     | W              |    |    |     | 1  |     | J  |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0              | 0  | 0  | 0   | 0  | 0   | 0  | 0  |
| Bit   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7              | 6  | 5  | 4   | 3  | .2  | 1  | 0  |
| Name  |    |    |    |    |    |    |    | WDAT  | <b>A[15:0]</b> |    |    |     |    |     |    |    |
| Type  |    |    | •  | •  | •  | •  | •  | R     | W              |    |    | / ) |    |     | •  |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0              | 0  | 0  | 0   | 0  | 7 0 | 0  | 0  |

### (VLAN Entry)

| Bits  | Туре | Name      | Description                                                        | Initial value |
|-------|------|-----------|--------------------------------------------------------------------|---------------|
| 31    | RW   | PORT_STAG | Port based STAG                                                    | 0x0           |
| 30    | RW   | IVL_MAC   | Independent VLAN Learning                                          | 0x0           |
| 29    | RW   | EG_CON    | Egress Tag Consistent                                              | 0x0           |
| 28    | RW   | VTAG_EN   | Per VLAN Egress Tag Control                                        | 0x0           |
| 27    | RW   | COPY_PRI  | Copy User Priority Value from Customer Priority Tag for Stack VLAN | 0x0           |
| 26:24 | RW   | USER_PRI  | Service Tag User Priority Value from VLAN Table                    | 0x0           |
| 23:16 | RW   | PORT_MEM  | VLAN Member Control                                                | 0x0           |
| 15:4  | RW   | S_TAG1    | Service Tag I                                                      | 0x0           |
| 3:1   | RW   | FID       | Filtering Database                                                 | 0x0           |
| 0     | RW   | VALID     | VLAN Entry Valid                                                   | 0x0           |

# 00000098 <u>VAWD2</u> VLAN and ACL Write Data II

| _ | _ | _ | _ | _ | _ | _ |   |
|---|---|---|---|---|---|---|---|
| n | n | n | n | 0 | n | n | ı |
| u | u | u | u | u | u | u | ı |

| Bit   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23             | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|-------|----|----|----|----|----|----|----|-------|----------------|----|----|----|----|----|----|----|
| Name  |    |    |    |    |    |    | 1  | WDATA | [31:16]        |    |    |    |    |    |    |    |
| Type  | 4  |    |    | Δ  |    |    |    | R     | W              |    |    |    |    |    |    |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0              | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Bit   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7              | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| Name  |    |    |    |    |    |    |    | WDAT  | <b>A[15:0]</b> |    |    |    |    |    |    |    |
| Type  |    |    |    |    |    |    |    | R     | W              |    |    |    |    |    |    |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0              | 0  | 0  | 0  | 0  | 0  | 0  | 0  |



#### (VLAN Entry)

| Bits  | Туре | Name   | Description           | Initial value |
|-------|------|--------|-----------------------|---------------|
| 31:16 | RW   | S_TAG2 | Service Tag II        | 0x0           |
| 15:14 | -    | -      | Reserved              | 0x0           |
| 13:12 | RW   | P6_TAG | P6 Egress Tag Control | 0x0           |
| 11:10 | RW   | P5_TAG | P5 Egress Tag Control | 0x0           |
| 9:8   | RW   | P4_TAG | P4 Egress Tag Control | 0x0           |
| 7:6   | RW   | P3_TAG | P3 Egress Tag Control | 0x0           |
| 5:4   | RW   | P2_TAG | P2 Egress Tag Control | 0x0           |
| 3:2   | RW   | P1_TAG | P1 Egress Tag Control | 0x0           |
| 1:0   | RW   | P0_TAG | P0 Egress Tag Control | 0x0           |

#### 00002010 PVC Port VLAN Control of P0 000000C0

| Bit   | 31           | 30                 | 29   | 28  | 27            | 26 | 25    | 24   | 23    | 22    | 21 | 20                 | 19                 | 18                 | 17   | 16   |
|-------|--------------|--------------------|------|-----|---------------|----|-------|------|-------|-------|----|--------------------|--------------------|--------------------|------|------|
| Name  |              |                    |      |     |               |    | -     | STAG | _VPID |       |    |                    |                    |                    |      |      |
| Type  |              |                    |      |     |               |    |       | R    | W     |       |    |                    |                    |                    |      |      |
| Reset | 0            | 0                  | 0    | 0 / | 0             | 0  | 0     | 0    | 0     | 0     | 0  | 0                  | 0                  | 0                  | 0    | 0    |
| Bit   | 15           | 14                 | 13   | 12  | 11            | 10 | 9     | 8    | 7     | 6     | 5  | 4                  | 3                  | 2                  | 1    | 0    |
|       | DIS_P<br>VID | FORC<br>E_PVI<br>D | REV0 | / - | PT_O<br>PTION | E  | G_TAC | }    | VLAN_ | _ATTR | _  | BC_L<br>KYV_<br>EN | MC_L<br>KYV_<br>EN | UC_L<br>KYV_<br>EN | ACC_ | _FRM |
| Type  | RW           | RW                 | DC   | RW  | RW            |    | RW    |      | R'    | W     | RW | RW                 | RW                 | RW                 | R'   | W    |
| Reset | 0            | 0                  | 0    | 0 / | 0             | 0  | 0     | 0    | 1     | 1     | 0  | 0                  | 0                  | 0                  | 0    | 0    |

| Name       | Description                                                                                                                                                                                                                                                    |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STAG_VPID  | Stack Tag VPID (VLAN Protocol ID) Value                                                                                                                                                                                                                        |
|            | The received frame will be regarded as a legal stack tag frame if the following conditions are matched:  Outer VPID == STAG_VPID  Inner VPID == 16'h8100  The outgoing frame will be added by the outer VLAN tag with the programmable VPID field = STAG_VPID. |
| DIS_PVID   | PVID Disable                                                                                                                                                                                                                                                   |
|            | Disable PVID insertion in priority-tagged frames. 0: Use PVID for priority-tagged frames. 1: Keep VID=0 for priority-tagged frames.                                                                                                                            |
| FORCE_PVID | Force PVID on VLAN-tagged frames                                                                                                                                                                                                                               |
|            | Use VID in VLAN-tagged frame.     Force the replacement of VID with PVID.                                                                                                                                                                                      |
| REV0       |                                                                                                                                                                                                                                                                |
| PT_VPM     | Pass-through capability on TPID  0: Disable pass-through on TPID  1: Enable pass-through on TPID                                                                                                                                                               |
|            | STAG_VPID  DIS_PVID  FORCE_PVID  REV0                                                                                                                                                                                                                          |



**Confidential A** 

| 11   | PT_OPTION  | Pass-through capability on TX special tag 0: Disable pass-through on TX special tag 1: Enable pass-through on TX special tag                                                                                                                                                                        |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10:8 | EG_TAG     | Incoming Port Egress VLAN Tag Attribution  0: System default (disabled)  1: Consistent  2: Reserved  3: Reserved  4: Untagged  5: Swap  6: Tagged  7: Stack                                                                                                                                         |
| 7:6  | VLAN_ATTR  | VLAN Port Attribute  0: User port  1: Stack port  2: Translation port  3: Transparent port                                                                                                                                                                                                          |
| 5    | PORT_STAG  | Special Tag Enable  Enable a proprietary VLAN tag format to carry additional information to the remote port.  0: No special tag format for Tx/Rx  1: Enable                                                                                                                                         |
| 4    | BC_LKYV_EN | Broadcast Leaky VLAN Enable  0: Broadcast frames received by this port will be blocked by VLAN.  1: Broadcast frames received by this port can pass through VLAN.                                                                                                                                   |
| 3    | MC_LKYV_EN | Multicast Leaky VLAN Enable [NOTE] Leaky VLAN can be configured by ARL or Port Control Register based on the indication of MAC.UC_ARL_LKYV or MAC.UC_ARL_LKYV.) 0: Multicast frames received by this port will be blocked by VLAN. 1: Multicast frames received by this port can pass through VLAN. |
| 2    | UC_LKYV_EN | Unicast Leaky VLAN Enable [NOTE] Leaky VLAN can be configured by ARL or Port Control Register based on the indication of MAC.UC_ARL_LKYV or MAC.UC_ARL_LKYV.) 0: Unicast frame received by this port will be blocked by VLAN. 1: Unicast frame received by this port can pass through VLAN.         |
| 1:0  | ACC_FRM    | Acceptable Frame Type  0: Admit All frames  1: Admit Only VLAN-tagged frames  2: Admit only untagged or priority-tagged frames.  3: Reserved                                                                                                                                                        |

Note: if you want to drop (or not)packet with VLAN tag(or not), you can set bit 1:0 of REG 0x2010,0x2110,0x2210...0x2610 to do that.

# 1.18 QoS (Quality of Services)

QoS is the ability to provide different priority to different applications or the data flows. GSW can support strict priority (SP) and weighted round-robin (WRR) mode for QoS. Please refer to packet format at the below figure and know the VID and user priority are the key for QoS. We will suggest that you should disable flow control if you want to use QoS.





SP:







You may need to make the port you want as security mode and user port first. For detail, please check the page about VALN setting in this document.

0x 2104 00ff0003 //set as security mode 0x 2110 81000000 //set as user port

 $0x94 \ 104F0001$  Port member  $0\sim3+6 \ (4f=0100 \ 1111)$ 

0x98 000000c0 Egress tag enable for port 3, refer to register 0x98

0x90 80001003 VID member VID set as 03

Please also refer the chapter of VLAN to know the detail setting.

#### Follow the step to setup the QoS:



Please notice the GSW use output queue structure.
That means you should set these setting at output port.

MediaTek Confidential

© 2014 MediaTek Inc.

Default Priority-to-queue mapping
(802.3D QoS)
Priority 7 - Queue 7
Priority 6 - Queue 6
Priority 5 - Queue 5
Priority 4 - Queue 4
Priority 3 - Queue 3
Priority 1 - Queue 2
Priority 0 - Queue 1
Priority 2 - Queue 0

You can swap the Q map as you want.

For example:

Change priority 1 from Q2 to Q1:

0x0048 0<mark>9</mark>080240

Change priority 1 from Q1 to Q2:

0x0048 0<mark>a</mark>080240



Set as Tag-base

0x0044 as 0x222722 //Tag-base for first priority

#### If want to use SP:

0x1000 as 0x800000000 //SP for Q0 of Port 0 0x1004 as 0x000000000 //SP for Q0 of Port 0 0x1008 as 0x800000000 //SP for Q1 of Port 0 0x100c as 0x000000000 //SP for Q1 of Port 0

#### If want to use WRR:

0x1000 as 0x80008000 //WRR for Q0 of P0 0x1004 as 0x01000000 //weight of Q0 of P0 0x1008 as 0x80008000 //WRR for Q1 of P0 0x100c as 0x03000000 //weight of Q1 of P0

#### Set the port weight:

0x1004 as 0x01000000 //Weighting of P0 Q0 is 2 ( q0\_max\_weight+1'b1) 0x100c as 0x03000000 //Weighting of P0 Q1 is 4 ( q1\_max\_weight+1'b1)

. . .

Note: Queue n service with probability Pn (Pn = weight n / Sum (weight))

#### Follow the table and set the mode as SP or WRR.

|        | Q0     | Q1     | Q2     | Q3     | Q4     | Q5     | Q6     | Q7     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Port 0 | 0x1000 | 0x1008 | 0x1010 | 0x1018 | 0x1020 | 0x1028 | 0x1030 | 0x1038 |
| Port 1 | 0x1100 | 0x1108 | 0x1110 | 0x1118 | 0x1120 | 0x1128 | 0x1130 | 0x1138 |
| Port 2 | 0x1200 | 0x1208 | 0x1210 | 0x1218 | 0x1220 | 0x1228 | 0x1230 | 0x1238 |
| Port 3 | 0x1300 | 0x1308 | 0x1310 | 0x1318 | 0x1320 | 0x1328 | 0x1330 | 0x1338 |
| Port 4 | 0x1400 | 0x1408 | 0x1410 | 0x1418 | 0x1420 | 0x1428 | 0x1430 | 0x1438 |
| Port 5 | 0x1500 | 0x1508 | 0x1510 | 0x1518 | 0x1520 | 0x1528 | 0x1530 | 0x1538 |
| Port 6 | 0x1600 | 0x1608 | 0x1610 | 0x1618 | 0x1620 | 0x1628 | 0x1630 | 0x1638 |

#### P0 weighting setting map:

| 00001004 | MMSCR1_Q0P0 | 32 | Max-Min Scheduler Control Register 1 of Queue 0/Port 0 |
|----------|-------------|----|--------------------------------------------------------|
| 0000100C | MMSCR1 Q1P0 | 32 | Max-Min Scheduler Control Register 1 of Queue 1/Port 0 |
| 00001014 | MMSCR1_Q2P0 | 32 | Max-Min Scheduler Control Register 1 of Queue 2/Port 0 |
| 0000101C | MMSCR1 Q3P0 | 32 | Max-Min Scheduler Control Register 1 of Queue 3/Port 0 |
| 00001024 | MMSCR1_Q4P0 | 32 | Max-Min Scheduler Control Register 1 of Queue 4/Port 0 |
| 0000102C | MMSCR1 Q5P0 | 32 | Max-Min Scheduler Control Register 1 of Queue 5/Port 0 |
| 00001034 | MMSCR1_Q6P0 | 32 | Max-Min Scheduler Control Register 1 of Queue 6/Port 0 |
| 0000103C | MMSCR1 Q7P0 | 32 | Max-Min Scheduler Control Register 1 of Queue 7/Port 0 |



# 00001000 MMSCR0\_Q0P0 Max-Min Scheduler Control Register 0 of Queue 0/Port 00000000

| Bit   | 31                            | 30 | 29 | 28 | 27    | 26 | 25    | 24    | 23 | 22 | 21   | 20       | 19    | 18    | 17    | 16 |
|-------|-------------------------------|----|----|----|-------|----|-------|-------|----|----|------|----------|-------|-------|-------|----|
| Name  | MIN_S                         |    |    |    |       |    |       |       |    |    |      | 7        |       |       |       |    |
|       | P_WR                          |    |    |    |       |    |       |       |    |    |      | <u> </u> |       |       |       |    |
|       | R_Q0                          |    |    |    |       |    |       |       |    |    |      | / >      |       |       |       |    |
|       | _P0                           |    |    |    |       |    |       |       |    |    |      |          |       | 7     |       |    |
| Type  | RW                            |    |    |    |       |    |       |       |    | 4  |      |          |       |       |       |    |
| Reset | 0                             |    |    |    |       |    |       |       |    |    |      |          |       |       |       |    |
| Bit   | 15                            | 14 | 13 | 12 | 11    | 10 | 9     | 8     | 7  | 6  | 5    | 4        | 3     | 2     | 1     | 0  |
| Name  | MIN_R<br>ATE_<br>EN_Q<br>0_P0 |    |    |    | MIN_R |    | TRL_E | XP_Q0 |    | Y  | MIN_ | RATE_    | CTRL_ | MAN_C | 00_P0 |    |
| Type  | RW                            |    |    |    |       | R' | W     |       |    |    |      |          | RW    |       |       |    |
| Reset | 0                             |    |    |    | 0     | 0  | 0     | 0     |    | 0  | 0    | 0        | 0     | 0     | 0     | 0  |

| Bit(s) | Name                        | Description                                                                                                                                                                                                                             |
|--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | MIN_SP_WRR_Q0_P0            | Port 0 Queue 0 min. traffic arbitration scheme  0: Strict Priority (SP)  1: Round-Robin (RR)                                                                                                                                            |
| 15     | MIN_RATE_EN_Q0_P0           | Port 0 Queue 0 minimum shaper rate limit control is enabled.  0: Queue 0 min. rate limit control is disabled, when it is disabled, shaper will always let the pkt pass (infinite rate).  1: Queue 0 min. rate limit control is enabled. |
| 11:8   | MIN_RATE_CTRL_EXP_<br>Q0_P0 | Exponent part of Port 0 Queue 0 min. shaper rate limit control Value range: 04                                                                                                                                                          |
| 6:0    | MIN_RATE_CTRL_MAN_<br>Q0_P0 | Mantissa part of Port 0 Queue 0 min. shaper rate limit control Value range: 1100                                                                                                                                                        |

### 00000044 <u>UPW</u> User Priority Weight

| Bit   | 31   | 30 | 29    | 28   | 27   | 26  | 25    | 24 | 23   | 22 | 21    | 20 | 19   | 18 | 17    | 16 |
|-------|------|----|-------|------|------|-----|-------|----|------|----|-------|----|------|----|-------|----|
| Name  |      |    |       |      | REV0 |     |       |    |      | Α  | RL_UP | W  | REV1 | PC | RT_U  | W  |
| Type  |      |    |       |      | DC   |     |       |    |      |    | RW    |    | DC   |    | RW    |    |
| Reset | 0    | 0  | 0     | 0    | 0    | . 0 | 0     | 0  | 0    | 0  | 1     | 0  | 0    | 0  | 1     | 1  |
| Bit   | 15   | 14 | 13    | 12 / | 11   | 10  | 9     | 8  | 7    | 6  | 5     | 4  | 3    | 2  | 1     | 0  |
| Name  | REV2 | D. | SCP_U | PW 🔨 | REV3 | T/  | AG_UP | W  | REV4 | ST | AG_UF | W  | REV5 | Α  | CL_UP | W  |
| Type  | DC   |    | RW    |      | DC   |     | RW    |    | DC   |    | RW    |    | DC   |    | RW    |    |
| Reset | 0    | 1  | 0     | 0    | 0    | 1   | 0     | 1  | 0    | 1  | 1     | 0  | 0    | 1  | 1     | 1  |

| Bit(s) | Name     | Description                                                          |
|--------|----------|----------------------------------------------------------------------|
| 31:23  | REV0     | Reserved                                                             |
| 22:20  | ARL_UPW  | ARL User Priority Weight (MAC/DIP Hit)                               |
| 19     | REV1     | Reserved                                                             |
| 18:16  | PORT_UPW | Port-Based User Priority Weight Value Weights range from 0x0 to 0x7. |
| 15     | REV2     | Reserved                                                             |
| 14:12  | DSCP_UPW | DSCP Priority Weight (IPv4)                                          |
| 11     | REV3     | Reserved                                                             |
| 10:8   | TAG_UPW  | Priority Tag User Priority Weight                                    |
| 7      | REV4     | Reserved                                                             |
| 6:4    | STAG_UPW | Special Tag User Priority Weight                                     |

**Confidential A** 

| 3 REV5 | Reserved |
|--------|----------|
| 3 REV5 | Reserve  |

2:0 ACL\_UPW ACL User Priority Weight (ACL Hit)

#### 00000048 PEM1 User Priority Egress Mapping I

08480240

| Bit   | 31 | 30 | 29 | 28    | 27 | 26 | 25     | 24  | 23    | 22    | 21 | 20 | 19          | 18    | 17 | 16 |
|-------|----|----|----|-------|----|----|--------|-----|-------|-------|----|----|-------------|-------|----|----|
| Name  | RE | V0 | TA | G_PRI | _1 | QU | IE_CPL | J_1 | QUE_I | LAN_1 |    | 7  | DSCP.       | PRI_1 |    |    |
| Type  | D  | С  |    | RW    |    |    | RW     |     | R     | W     |    |    | R           | W     |    |    |
| Reset | 0  | 0  | 0  | 0     | 1  | 0  | 0      | 0   | 0     | 1     | 0  | 0  | 1           | 0     | 0  | 0  |
| Bit   | 15 | 14 | 13 | 12    | 11 | 10 | 9      | 8   | 7     | 6     | 5  | 4  | 3           | 2     | 1  | 0  |
| Name  | RE | V1 | TA | G_PRI | _0 | QU | IE_CPL | J_0 | QUE_I | LAN_0 | 7  |    | <b>DSCP</b> | PRI_0 |    |    |
| Type  | D  | С  |    | RW    |    |    | RW     |     | R     | W     |    |    | R           | W     |    |    |
| Reset | 0  | 0  | 0  | 0     | 0  | 0  | 1      | 0   | 0     | 1     | 0  | 0  | 0           | 0     | 0  | 0  |

| Bit(s) | Name       | Description                         |
|--------|------------|-------------------------------------|
| 31:30  | REV0       | Reserved                            |
| 29:27  | TAG_PRI_1  | User Priority 1 Priority Tag Value  |
| 26:24  | QUE_CPU_1  | User Priority 1 CPU Queue Selectio  |
| 23:22  | QUE_LAN_1  | User Priority 1 LAN Queue Selection |
| 21:16  | DSCP_PRI_1 | User Priority 1 DSCP Value          |
| 15:14  | REV1       | Reserved                            |
| 13:11  | TAG_PRI_0  | User Priority 0 Priority Tag Value  |
| 10:8   | QUE_CPU_0  | User Priority 0 CPU Queue Selectio  |
| 7:6    | QUE_LAN_0  | User Priority 0 LAN Queue Selection |
| 5:0    | DSCP_PRI_0 | User Priority 0 DSCP Value          |

#### 0000004C PEM2 User Priority Egress Mapping II

1B581110

| Bit   | 31 | 30 | 29 | 28    | 27 | _26 | 25     | 24  | 23    | 22    | 21 | 20 | 19    | 18    | 17 | 16 |
|-------|----|----|----|-------|----|-----|--------|-----|-------|-------|----|----|-------|-------|----|----|
| Name  | RE | V0 | TA | G_PRI | _3 | QL  | JE_CPL | J_3 | QUE_I | LAN_3 |    |    | DSCP. | PRI_3 |    |    |
| Type  | D  | С  |    | RW    |    |     | RW     |     | R'    | W     |    |    | R     | W     |    |    |
| Reset | 0  | 0  | 0  | 1     | 1  | 0   | 1      | 1   | 0     | 1     | 0  | 1  | 1     | 0     | 0  | 0  |
| Bit   | 15 | 14 | 13 | 12    | 11 | 10  | 9      | 8   | 7     | 6     | 5  | 4  | 3     | 2     | 1  | 0  |
| Name  | RE | V1 | TA | G_PRI | 2  | QL  | JE_CPL | J_2 | QUE_I | LAN_2 |    |    | DSCP. | PRI_2 |    |    |
| Type  | D  | C  |    | RW    |    |     | RW     |     | R'    | W     |    |    | R     | W     |    |    |
| Reset | 0  | 0  | 0  | 1.4   | 0  | 0   | 0      | 1   | 0     | 0     | 0  | 1  | 0     | 0     | 0  | 0  |

| Bit(s) | Name       | Description                         |
|--------|------------|-------------------------------------|
| 31:30  | REV0       | Reserved                            |
| 29:27  | TAG_PRI_3  | User Priority 3 Priority Tag Value  |
| 26:24  | QUE_CPU_3  | User Priority 3 CPU Queue Selectio  |
| 23:22  | QUE_LAN_3  | User Priority 3 LAN Queue Selection |
| 21:16  | DSCP_PRI_3 | User Priority 3 DSCP Value          |
| 15:14  | REV1       | Reserved                            |
| 13:11  | TAG_PRI_2  | User Priority 2 Priority Tag Value  |
| 10:8   | QUE_CPU_2  | User Priority 2 CPU Queue Selectio  |
| 7:6    | QUE_LAN_2  | User Priority 2 LAN Queue Selection |
| 5:0    | DSCP_PRI_2 | User Priority 2 DSCP Value          |

00001000 MMSCR0\_Q0P0 Max-Min Scheduler Control Register 0 of Queue 0/Port 0 00000000

**Confidential A** 

| Bit   | 31      | 30 | 29 | 28 | 27    | 26    | 25     | 24     | 23 | 22  | 21                                    | 20            | . 19   | 18      | 717  | 16 |
|-------|---------|----|----|----|-------|-------|--------|--------|----|-----|---------------------------------------|---------------|--------|---------|------|----|
| Name  | MIN_S   |    |    |    |       |       |        |        |    |     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |               |        |         |      |    |
|       | P_WR    |    |    |    |       |       |        |        |    |     |                                       |               |        |         |      |    |
|       | $R_Q0_$ |    |    |    |       |       |        |        |    |     |                                       | $\mathcal{J}$ |        |         |      |    |
|       | P0      |    |    |    |       |       |        |        |    |     |                                       |               |        |         |      |    |
| Type  | RW      |    |    |    |       |       |        |        |    |     |                                       |               |        |         |      |    |
| Reset | 0       |    |    |    |       |       |        |        |    |     |                                       |               |        |         |      |    |
| Bit   | 15      | 14 | 13 | 12 | 11    | 10    | 9      | 8      | 7  | 6   | 5                                     | 4             | 3      | 2       | 1    | 0  |
| Name  | MIN_R   |    |    |    |       |       |        |        |    |     | /                                     |               |        |         |      |    |
|       | ATE_E   |    |    |    | MIN_R | ATE_C | TRL_EX | (P_Q0_ |    |     | MIN                                   | DATE          | CTDI I | MAN_Q   | n Bn |    |
|       | $N_Q0_$ |    |    |    |       | P     | 0      |        |    | . Y | IVIIIV_                               | NAIL_         | CIKL_I | VIAIN_Q | U_FU |    |
|       | P0      |    |    |    |       |       |        |        |    |     |                                       |               |        |         |      |    |
| Type  | RW      |    |    |    |       | R     | W      |        |    |     |                                       |               | RW     |         | •    |    |
| Reset | 0       |    |    |    | 0     | 0     | 0      | 0      |    | 0   | 0                                     | 0             | 0      | 0       | 0    | 0  |

| Bit(s) | Name                        | Description                                                                                                                                                                                                                             |
|--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | MIN_SP_WRR_Q0_P0            | Port 0 Queue 0 min. traffic arbitration scheme 0: Strict Priority (SP) 1: Round-Robin (RR)                                                                                                                                              |
| 15     | MIN_RATE_EN_Q0_P0           | Port 0 Queue 0 minimum shaper rate limit control is enabled.  0: Queue 0 min. rate limit control is disabled, when it is disabled, shaper will always let the pkt pass (infinite rate).  1: Queue 0 min. rate limit control is enabled. |
| 11:8   | MIN_RATE_CTRL_EXP_<br>Q0_P0 | Exponent part of Port 0 Queue 0 min. shaper rate limit control Value range: 04                                                                                                                                                          |
| 6:0    | MIN_RATE_CTRL_MAN_<br>Q0_P0 | Mantissa part of Port 0 Queue 0 min. shaper rate limit control Value range: 1100                                                                                                                                                        |

### 0000100C MMSCR1 Q1P0 Max-Min Scheduler Control Register 1 of Queue 1/Port 0 00000000

| Bit   | 31                            | 30 | 29 | 28 | 27    | 26     | 25           | 24    | 23 | 22 | 21  | 20     | 19    | 18    | 17   | 16 |
|-------|-------------------------------|----|----|----|-------|--------|--------------|-------|----|----|-----|--------|-------|-------|------|----|
| Name  | MAX_<br>SP_W<br>FQ_Q<br>1_P0  |    | 8  | Y  | MA    | K_WEIG | SHT_Q1       | I_P0  |    |    |     |        |       |       |      |    |
| Type  | RW                            |    |    |    | 7     | R      | W            |       |    |    |     |        |       |       |      |    |
| Reset | 0                             |    |    |    | 0     | 0      | 0            | 0     |    |    |     |        |       |       |      |    |
| Bit   | 15                            | 14 | 13 | 12 | 11    | 10     | 9            | 8     | 7  | 6  | 5   | 4      | 3     | 2     | 1    | 0  |
| Name  | MAX_<br>RATE_<br>EN_Q<br>1_P0 |    | ,  |    | MAX_I |        | CTRL_E<br>P0 | XP_Q1 |    |    | MAX | _RATE_ | CTRL_ | MAN_C | 1_P0 |    |
| Type  | RW                            |    |    |    |       | R      | W            |       |    |    |     |        | RW    |       |      |    |
| Reset | 0                             | /  |    |    | 0     | 0      | 0            | 0     |    | 0  | 0   | 0      | 0     | 0     | 0    | 0  |

| Bit(s) Na | ne              | Description                                                                                                                                                                                          |
|-----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 MA     | K_SP_WFQ_Q1_P0  | Port 0 Queue 1 maximum traffic arbitration scheme 0: Weighted Fair Queuing (WFQ) 1: Strict Priority (SP)                                                                                             |
| 27:24 MA  | (_WEIGHT_Q1_P0  | Port 0 Queue 1 weighted value for maximum WFQ weighted value is (q1_max_weight+1'b1)                                                                                                                 |
| 15 MA     | K_RATE_EN_Q1_P0 | Port 0 Queue 1 maximum shaper rate limit control is enabled. 0: Queue 1 maximum rate limit control disable, shaper will always let the pkt pass.(infinite rate) 1: Queue 1 maximum rate limit enable |
| 11:8 MA   | C_RATE_CTRL_EXP | Exponent part of Port 0 Queue 1 maximum shaper rate limit control                                                                                                                                    |

**Confidential A** 

\_Q1\_P0 Value range: 0..13 (4-bit)

6:0 MAX\_RATE\_CTRL\_MAN Mantissa part of Port 0 Queue 1 maximum shaper rate limit control

Q1\_P0 Value range: 0..127 (7-bit)

| 0000100 | )4                            | MMS | CR1_C | <u> 20P0</u> | Max-N | Max-Min Scheduler Control Register 1 of Queue 0/Port 0 |        |               |    |    |             |    |    |    | 000   | 00000 |
|---------|-------------------------------|-----|-------|--------------|-------|--------------------------------------------------------|--------|---------------|----|----|-------------|----|----|----|-------|-------|
| Bit     | 31                            | 30  | 29    | 28           | 27    | 26                                                     | 25     | 24            | 23 | 22 | 21          | 20 | 19 | 18 | 17    | 16    |
| Name    | MAX_<br>SP_W<br>FQ_Q<br>0_P0  |     |       |              | MA    | X_WEIG                                                 | SHT_Q0 | )_ <b>P</b> 0 | 7  |    | ,<br>,<br>, | 9  |    |    |       |       |
| Type    | RW                            |     |       |              |       | R                                                      | W      |               |    |    |             |    |    |    |       |       |
| Reset   | 0                             |     |       |              | 0     | 0                                                      | 0      | 0             |    |    |             |    |    |    |       |       |
| Bit     | 15                            | 14  | 13    | 12           | 11    | 10                                                     | 9      | 8             | 7  | 6  | 5           | 4  | 3  | 2  | 1     | 0     |
| Name    | MAX_<br>RATE_<br>EN_Q<br>0_P0 |     |       |              | MAX_F | AX_RATE_CTRL_EXP_Q0 MAX_RATE_CTRL_MAN_Q0               |        |               |    |    |             |    |    |    | 00_P0 |       |
| Type    | RW                            |     |       |              | RW RW |                                                        |        |               |    |    |             |    |    |    |       |       |
| Reset   | 0                             |     |       |              | 0     |                                                        |        |               |    |    |             |    | 0  | 0  | 0     | 0     |

| Bit(s) | Name                        | Description                                                                                                                                                                                   |
|--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | MAX_SP_WFQ_Q0_P0            | Port 0 Queue 0 maximum traffic arbitration scheme                                                                                                                                             |
|        |                             | 0: Weighted Fair Queuing (WFQ) 1: Strict Priority (SP)                                                                                                                                        |
| 27:24  | MAX_WEIGHT_Q0_P0            | Port 0 Queue 0 weighted value for maximum WFQ weighted value is (q0_max_weight+1'b1)                                                                                                          |
| 15     | MAX_RATE_EN_Q0_P0           | Port 0 Queue 0 maximum shaper rate limit control is enabled.                                                                                                                                  |
|        |                             | <ul><li>0: Queue 0 maximum shaper rate limit control is disabled, the shaper will always let the pkt pass (infinite rate).</li><li>1: Queue 0 maximum shaper rate limit is enabled.</li></ul> |
| 11:8   | MAX_RATE_CTRL_EXP<br>_Q0_P0 | Exponent part of Port 0 Queue 0 maximum shaper rate limit control Value range: 013 (4-bit)                                                                                                    |
| 6:0    | MAX_RATE_CTRL_MAN _Q0_P0    | Mantissa part of Port 0 Queue 0 maximum shaper rate limit control Value range: 0127 (7-bit)                                                                                                   |

# 1.19 Special tag format

Special is used for taking the per-port information to CPU port. It replaces the VLAN tag and inserts the special tag format as below:

| Rx: |     |    |           |   |     |      |          |
|-----|-----|----|-----------|---|-----|------|----------|
|     | FUP |    | UPRI[2:0] |   | DVP | DRM  | VPM[1:0] |
|     | PT  | SA |           |   | DP[ | 5:0] |          |
|     |     |    |           |   |     |      |          |
| Tx: | 5   |    |           |   |     |      |          |
|     | 0   | 0  | 0         | 0 | 0   | 0    | VPM[1:0] |
|     | PT  | 0  | 0         | 0 | 0   |      | SPN[2:0] |
|     | PT  | 0  | 0         | 0 | 0   |      | SPN[2:0] |

RX

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----|----|----|----|----|----|----|---|---|



# Giga Switch Programming Guide

| Bit  | 15  | 14 | 13       | 12 | 11  | 10  | 10 9 |       |  |  |  |
|------|-----|----|----------|----|-----|-----|------|-------|--|--|--|
| Name | FUP |    | UPR[2:0] |    | DVP | DRM | VPM  | [1:0] |  |  |  |
| Bit  | 7   | 6  | 5        | 4  | 3   | 2   | 1    | 0     |  |  |  |
| Name | PT  | SA | DP[5:0]  |    |     |     |      |       |  |  |  |

| Bit(s) | Name | Description                                    |
|--------|------|------------------------------------------------|
| 15     | FUP  | Force PPE user priority                        |
| 14:12  | UPR  | PPE user priority                              |
| 11     | DVP  | Disable VALN priority remarking                |
| 10     | DRM  | Disable DSCP priority remarking                |
| 9:8    | VPM  | Tag attribute before special tag insertion;    |
|        |      | 0: untagged;                                   |
|        |      | 1: TPID=8100;                                  |
| 7      | PT   | 2: TPID=predefined (e.g. 0x9100 or 0x88a8)     |
| 6      | SA   | Pass through                                   |
| 5:0    | DP   | Disable SA learning                            |
|        |      | Force forwarding port map: all 0 means disable |

#### TX

| Bit  | 15 | 14 | 13 | 12 | 11 | 10 | 9        | 8      |
|------|----|----|----|----|----|----|----------|--------|
| Name | 0  | 0  | 0  | 0  | 0  | 0  | VPN      | 1[1:0] |
| Bit  | 7  | 6  | 5  | 4  | 3  | 2  | 1        | 0      |
| Name | PT | 0  | 0  | 0  | 0  |    | SPN[2:0] |        |

| Bit(s) | Name | Description                                 |
|--------|------|---------------------------------------------|
| 9:8    | VPM  | Tag attribute before special tag insertion; |
|        |      | 0: untagged;                                |
|        |      | 1: TPID=8100;                               |
|        |      | 2: TPID=predefined (e.g. 0x9100 or 0x88a8)  |
| 7      | PT   | Pass through                                |
| 2:0    | SPN  | Disable VALN priority remarking             |
|        |      | Source port number                          |

We show some case here to explain the behavior of special tag:

#### RX: PORT\_STAG=0, TX: PORT\_STAG=1







You can enable them at Reg 0x2010,0x2110...etc.., for per-port ability.

| 000020 | 10 PVC Port VLAN Control of P0 |                    |      |     |               |    |       |    |       |    |                   |    |                    |                    | 0000 | 00C0 |
|--------|--------------------------------|--------------------|------|-----|---------------|----|-------|----|-------|----|-------------------|----|--------------------|--------------------|------|------|
| Bit    | 31                             | 30                 | 29   | 28  | 27            | 26 | 25    | 24 | 23    | 22 | 21                | 20 | 19                 | 18                 | 17   | 16   |
| Name   |                                | STAG_VPID          |      |     |               |    |       |    |       |    |                   |    |                    |                    |      |      |
| Type   |                                |                    |      |     |               |    |       | R  | W     |    |                   |    |                    |                    |      |      |
| Reset  | 0                              | 0                  | 0    | 0 / | 0             | 0  | 0     | 0  | 0     | 0  | 0                 | 0  | 0                  | 0                  | 0    | 0    |
| Bit    | 15                             | 14                 | 13   | 12  | 11            | 10 | 9     | 8  | 7     | 6  | 5                 | 4  | 3                  | 2                  | 1    | 0    |
| Name   | DIS_P<br>VID                   | FORC<br>E_PVI<br>D | REV0 |     | PT_O<br>PTION | É  | G_TAC | 3  | VLAN_ |    | PORT<br>_STA<br>G |    | MC_L<br>KYV_<br>EN | UC_L<br>KYV_<br>EN | ACC_ | FRM  |
| Type   | RW                             | RW                 | DC   | RW  | RW            |    | RW    |    |       | W  | RW                | RW | RW                 | RW                 | R'   | N    |
| Reset  | 0                              | 0                  | 0    | 0   | 0/            | 0  | 0     | 0  | 1     | 1  | 0                 | 0  | 0                  | 0                  | 0    | 0    |

# 1.20 Local port enable

This is used for debugging not for normal use. It means it would add the self port to the MAC table. So, the same packet would come out from the input port. Set 7<sup>th</sup> of 0x000c to enable it.

| 000000 | 0000000C AGC ARL Global Control |    |      |    |                                                 |     |   |   |              |                     |               |               |                   |              | 000          | 71819             |
|--------|---------------------------------|----|------|----|-------------------------------------------------|-----|---|---|--------------|---------------------|---------------|---------------|-------------------|--------------|--------------|-------------------|
| Bit    | 31                              | 30 | 29   | 28 | 28   27   26   25   24   23   22   21   20   19 |     |   |   |              |                     |               |               |                   |              | 17           | 16                |
| Name   | MLDv<br>2_int_<br>en            | X  | REV0 |    |                                                 |     |   |   |              |                     |               |               |                   | ACL_I<br>NT  | VLAN<br>_INT | ADDR<br>_INT      |
| Type   | RW                              |    | DC   |    |                                                 |     |   |   |              |                     |               |               | RO                | RO           | RO           |                   |
| Reset  | 0                               | 0  | 0    | 0  | 0                                               | 0   | 0 | 0 | 0            | 0                   | 0             | 0             | 0                 | 1            | 1            | 1                 |
| Bit    | 15                              | 14 | 13   | 12 | 11                                              | 10  | 9 | 8 | 7            | 6                   | 5             | 4             | 3                 | 2            | 1            | 0                 |
| Name   | RATE<br>COM<br>P                | /  |      | СО | MP_BN                                           | IUM |   |   | LOCA<br>L_EN | ARL_<br>PADDI<br>NG | ACL_<br>MULTI | L2LEN<br>_CHK | CTRL<br>_DRO<br>P | VLAN<br>4CPU | _            | ALR_<br>RST_<br>N |
| Type   | RW                              |    |      |    | RW                                              |     |   |   | RW           | RW                  | RW            | RW            | RW                | RW           | RW           | RW                |
| Reset  | 0                               | 0  | 0    | 1  | 1                                               | 0   | 0 | 0 | 0            | 0                   | 0             | 1             | 1                 | 0            | 0            | 1                 |

Page 56 of 67



### 1.21 System MAC Controller

GSW build-in the internal MAC. The default MAC is 00000017a501. We put them at 0x30E8 and 0x30E4. You can change the default value as you want.

# 000030E4 SMACCR0 System MAC Control Register 0 0017A501

| Bit   | 31 | 30             | 29 | 28 | 27 | 26 | 25 | 24   | 23      | 22 | _21 | 20 | 19 | 18 | 17 | 16 |
|-------|----|----------------|----|----|----|----|----|------|---------|----|-----|----|----|----|----|----|
| Name  |    | SMACCR0[31:16] |    |    |    |    |    |      |         |    |     |    |    |    |    |    |
| Type  |    | RW             |    |    |    |    |    |      |         |    |     |    |    |    |    |    |
| Reset | 0  | 0              | 0  | 0  | 0  | 0  | 0  | 0    | 0       | 0  | 0   | 1  | 0  | 1  | 1  | 1  |
| Bit   | 15 | 14             | 13 | 12 | 11 | 10 | 9  | 8    | 7       | 6  | 5   | .4 | 3  | 2  | 1  | 0  |
| Name  |    |                |    |    |    |    | S  | MACC | R0[15:0 | 0] |     |    |    |    |    |    |
| Type  |    | RW             |    |    |    |    |    |      |         |    |     |    |    |    |    |    |
| Reset | 1  | 0              | 1  | 0  | 0  | 1  | 0  | 1    | 0       | 0  | 0   | 0  | 0  | 0  | 0  | 1  |

| Bit(s) | Name    | Description                                                                                                                |
|--------|---------|----------------------------------------------------------------------------------------------------------------------------|
| 31:0   | SMACCR0 | System MAC Address, sys_mac [31:0]. The first 32-bit of system MAC address. It is unique and is specified for pause frame. |

#### 000030E8 SMACCR1 System MAC Control Register 1 00000000

|       |         |    |    |    |    |      |    | _  |    |    |    |    |    |    |    |    |
|-------|---------|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|
| Bit   | 31      | 30 | 29 | 28 | 27 | 26   | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| Name  |         |    |    |    |    |      |    |    | r  |    |    |    |    |    |    |    |
| Type  |         |    |    |    | ,  |      |    |    |    |    |    |    |    |    |    |    |
| Reset |         |    |    | 1  |    |      |    |    |    |    |    |    |    |    |    |    |
| Bit   | 15      | 14 | 13 | 12 | 11 | / 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| Name  | SMACCR1 |    |    |    |    |      |    |    |    |    |    |    |    |    |    |    |
| Type  |         |    | •  |    |    |      |    | R' | W  | •  | •  | •  | •  |    | •  | •  |
| Reset | 0       | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

| Bit(s) | Name    | Desc | cription |                        |  |  |        |    |        |     |
|--------|---------|------|----------|------------------------|--|--|--------|----|--------|-----|
| 15:0   | SMACCR1 |      |          | Address,<br>unique and |  |  | 16-bit | of | system | MAC |

# 1.22 MIB (management information base) counter

MIB counters are used to record the packet number of ingress and egress port. You can use software reset to clean it. Or write 0x4fe0 as 0 then write 80000000 to restart it.

# MIB counter of port 0:

| 00004000 | TDPC_P0 | 32 | TX Drop Packet Counter of Port 0      |
|----------|---------|----|---------------------------------------|
| 00004004 | TCRC_P0 | 32 | TX CRC Packet Counter of Port 0       |
| 00004008 | TUPC_P0 | 32 | TX Unicast Packet Counter of Port 0   |
| 0000400C | TMPC_P0 | 32 | TX Multicast Packet Counter of Port 0 |
| 00004010 | TBPC_P0 | 32 | TX Broadcast Packet Counter of Port 0 |
| 00004014 | TCEC_P0 | 32 | TX Collision Event Counter of Port 0  |

MediaTek Confidential © 2014 MediaTek Inc.



| 00004018 | TSCEC_P0       | 32 | TX Single Collision Event Counter of Port 0                 |
|----------|----------------|----|-------------------------------------------------------------|
| 0000401C | TMCEC_P0       | 32 | TX Multiple Collision Event Counter of Port 0               |
| 00004020 | TDEC_P0        | 32 | TX Deferred Event Counter of Port 0                         |
| 00004024 | TLCEC_P0       | 32 | TX Late Collision Event Counter of Port 0                   |
| 00004028 | TXCEC_P0       | 32 | TX excessive Collision Event Counter of Port 0              |
| 0000402C | TPPC_P0        | 32 | TX Pause Packet Counter of Port 0                           |
| 00004030 | TL64PC_P0      | 32 | TX packet Length in 64-byte slot Packet Counter of Port 0   |
| 00004034 | TL65PC_P0      | 32 | TX packet Length in 65-byte slot Packet Counter of Port 0   |
| 00004038 | TL128PC_P0     | 32 | TX packet Length in 128-byte slot Packet Counter of Port 0  |
| 0000403C | TL256PC_P0     | 32 | TX packet Length in 256-byte slot Packet Counter of Port 0  |
| 00004040 | TL512PC_P0     | 32 | TX packet Length in 512-byte slot Packet Counter of Port 0  |
| 00004044 | TL1024PC_P0    | 32 | TX packet Length in 1024-byte slot Packet Counter of Port 0 |
| 00004048 | TOCL_P0        | 32 | TX Octet Counter Low double word of Port 0                  |
| 0000404C | TOCH_P0        | 32 | TX Octet Counter High double word of Port 0                 |
| 00004060 | RDPC_P0        | 32 | RX Drop Packet Counter of Port 0                            |
| 00004064 | RFPC_P0        | 32 | RX Filtering Packet Counter of Port 0                       |
| 00004068 | RUPC_P0        | 32 | RX Unicast Packet Counter of Port 0                         |
| 0000406C | RMPC_P0        | 32 | RX Multicast Packet Counter of Port 0                       |
| 00004070 | RBPC_P0        | 32 | RX Broadcast Packet Counter of Port 0                       |
| 00004074 | RAEPC_P0       | 32 | RX Alignment Error Packet Counter of Port 0                 |
| 00004078 | RCEPC_P0       | 32 | RX CRC(FCS) Error Packet Counter of Port 0                  |
| 0000407C | RUSPC_P0       | 32 | RX Undersize Packet Counter of Port 0                       |
| 00004080 | RFEPC_P0       | 32 | RX Fragment Error Packet Counter of Port 0                  |
| 00004084 | ROSPC_P0       | 32 | RX Oversize Packet Counter of Port 0                        |
| 00004088 | RJEPC_P0       | 32 | RX Jabber Error Packet Counter of Port 0                    |
| 0000408C | RPPC_P0        | 32 | RX Pause Packet Counter of Port 0                           |
| 00004090 | RL64PC_P0      | 32 | RX packet Length in 64-byte slot Packet Counter of Port 0   |
| 00004094 | RL65PC P0      | 32 | RX packet Length in 65-byte slot Packet Counter of Port 0   |
| 00004098 | RL128PC P0     | 32 | RX packet Length in 128-byte slot Packet Counter of Port 0  |
| 0000409C | RL256PC P0     | 32 | RX packet Length in 256-byte slot Packet Counter of Port 0  |
| 000040A0 | RL512PC P0     | 32 | RX packet Length in 512-byte slot Packet Counter of Port 0  |
| 000040A4 | RL1024PC_P0    | 32 | RX packet Length in 1024-byte slot Packet Counter of Port 0 |
| 000040A8 | ROCL PO        | 32 | RX Octet Counter Low double word of Port 0                  |
| 000040AC | ROCH_P0        | 32 | Rx Octet Counter High double word of Port 0                 |
| 000040B0 | RDPC_CTRL_P0   | 32 | RX CTRL Drop Packet Counter of Port 0                       |
| 000040B4 | RDPC ING PO    | 32 | RX Ingress Drop Packet Counter of Port 0                    |
| 000040B8 | RDPC ARL PO    | 32 | RX ARL Drop Packet Counter of Port 0                        |
| 000040D0 | TMIB HF STS PO | 32 | TX Port MIB Counter Half Full Status of Port 0              |
| 000040D4 | RMIB HF STS PO | 32 | RX Port MIB Counter Half Full Status of Port 0              |

# MIB counter of port 1:

| 00004100 | TDPC_P1 | 32 | TX Drop Packet Counter of Port 1    |
|----------|---------|----|-------------------------------------|
| 00004104 | TCRC_P1 | 32 | TX CRC Packet Counter of Port 1     |
| 00004108 | TUPC_P1 | 32 | TX Unicast Packet Counter of Port 1 |



| 100004110   TBPC P1   32   TX Broadcast Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0000410C | TMPC_P1      | 32   | TX Multicast Packet Counter of Port 1                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|------|-------------------------------------------------------------|
| 00004114         TCEC P1         32         TX Collision Event Counter of Port 1           00004118         TSCEC P1         32         TX Single Collision Event Counter of Port 1           0000411C         TMCEC P1         32         TX Multiple Collision Event Counter of Port 1           00004120         TDEC P1         32         TX Deferred Event Counter of Port 1           00004124         TLCEC P1         32         TX Late Collision Event Counter of Port 1           00004128         TXCEC P1         32         TX Pause Packet Counter of Port 1           00004120         TPPC P1         32         TX Pause Packet Counter of Port 1           00004130         TL64PC P1         32         TX packet Length in 64-byte slot Packet Counter of Port 1           00004134         TL65PC P1         32         TX packet Length in 65-byte slot Packet Counter of Port 1           00004136         TL128PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           00004130         TL256PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004130         TL256PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004140         TL512PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1 <tr< td=""><td></td><td></td><td>_</td><td></td></tr<> |          |              | _    |                                                             |
| 00004118         TSCEC P1         32         TX Single Collision Event Counter of Port 1           0000411C         TMCEC P1         32         TX Multiple Collision Event Counter of Port 1           00004120         TDEC P1         32         TX Deferred Event Counter of Port 1           00004124         TLCEC P1         32         TX Late Collision Event Counter of Port 1           00004128         TXCEC P1         32         TX excessive Collision Event Counter of Port 1           0000412C         TPPC P1         32         TX Pause Packet Counter of Port 1           00004130         TL64PC P1         32         TX packet Length in 64-byte slot Packet Counter of Port 1           00004134         TL65PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           00004130         TL128PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           00004130         TL256PC P1         32         TX packet Length in 256-byte slot Packet Counter of Port 1           00004131         TL128PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004140         TL512PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1           00004144         TL024PC P1         32         TX Octet Counter Low double word of Port 1                                 |          |              |      |                                                             |
| 0000411C         TMCEC P1         32         TX Multiple Collision Event Counter of Port 1           00004120         TDEC P1         32         TX Deferred Event Counter of Port 1           00004124         TLCEC P1         32         TX Late Collision Event Counter of Port 1           00004128         TXCEC P1         32         TX excessive Collision Event Counter of Port 1           0000412C         TPPC P1         32         TX Pause Packet Counter of Port 1           00004130         TL64PC P1         32         TX packet Length in 64-byte slot Packet Counter of Port 1           00004134         TL65PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           00004138         TL128PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           00004140         TL256PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004140         TL512PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1           00004144         TL1024PC P1         32         TX Octet Counter Low double word of Port 1           00004140         TOCL P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Drop Packet Counter of Port 1                                                              |          |              |      |                                                             |
| 00004120         TDEC P1         32         TX Deferred Event Counter of Port 1           00004124         TLCEC P1         32         TX Late Collision Event Counter of Port 1           00004128         TXCEC P1         32         TX excessive Collision Event Counter of Port 1           0000412C         TPPC P1         32         TX Pause Packet Counter of Port 1           00004130         TL64PC P1         32         TX packet Length in 64-byte slot Packet Counter of Port 1           00004134         TL65PC P1         32         TX packet Length in 65-byte slot Packet Counter of Port 1           00004138         TL128PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           00004130         TL256PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           00004130         TL256PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004140         TL512PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1           00004144         TL024PC P1         32         TX Octet Counter Low double word of Port 1           00004140         TOCL P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Filtering Packet Counter of Port 1     <                                      |          |              |      |                                                             |
| 00004124         TLCEC P1         32         TX Late Collision Event Counter of Port 1           00004128         TXCEC P1         32         TX excessive Collision Event Counter of Port 1           0000412C         TPPC P1         32         TX Pause Packet Counter of Port 1           00004130         TL64PC P1         32         TX packet Length in 64-byte slot Packet Counter of Port 1           00004134         TL65PC P1         32         TX packet Length in 65-byte slot Packet Counter of Port 1           00004138         TL128PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           0000413C         TL256PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           00004140         TL512PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004144         TL1024PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1           00004148         TOCL P1         32         TX Octet Counter Low double word of Port 1           00004160         RDPC P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Filtering Packet Counter of Port 1           00004160         RMPC P1         32         RX Multicast Packet Counter of Port 1     <                                      |          |              | _    |                                                             |
| 00004128         TXCEC P1         32         TX excessive Collision Event Counter of Port 1           0000412C         TPPC P1         32         TX Pause Packet Counter of Port 1           00004130         TL64PC P1         32         TX packet Length in 64-byte slot Packet Counter of Port 1           00004134         TL65PC P1         32         TX packet Length in 65-byte slot Packet Counter of Port 1           00004138         TL128PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           0000413C         TL256PC P1         32         TX packet Length in 256-byte slot Packet Counter of Port 1           00004140         TL512PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004144         TL1024PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1           00004148         TOCL P1         32         TX Octet Counter Low double word of Port 1           00004140         TOCH P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Drop Packet Counter of Port 1           00004160         RDPC P1         32         RX Multicast Packet Counter of Port 1           00004160         RMPC P1         32         RX Multicast Packet Counter of Port 1      <                                               |          |              |      |                                                             |
| 0000412C         TPPC P1         32         TX Pause Packet Counter of Port 1           00004130         TL64PC P1         32         TX packet Length in 64-byte slot Packet Counter of Port 1           00004134         TL65PC P1         32         TX packet Length in 65-byte slot Packet Counter of Port 1           00004138         TL128PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           0000413C         TL256PC P1         32         TX packet Length in 256-byte slot Packet Counter of Port 1           00004140         TL512PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004144         TL1024PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1           00004148         TOCL P1         32         TX Octet Counter Low double word of Port 1           0000414C         TOCH P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Drop Packet Counter of Port 1           00004164         RFPC P1         32         RX Unicast Packet Counter of Port 1           00004168         RUPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1                                                                  |          |              | _    |                                                             |
| 00004130         TL64PC P1         32         TX packet Length in 64-byte slot Packet Counter of Port 1           00004134         TL65PC P1         32         TX packet Length in 65-byte slot Packet Counter of Port 1           00004138         TL128PC P1         32         TX packet Length in 128-byte slot Packet Counter of Port 1           0000413C         TL256PC P1         32         TX packet Length in 256-byte slot Packet Counter of Port 1           00004140         TL512PC P1         32         TX packet Length in 512-byte slot Packet Counter of Port 1           00004144         TL1024PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1           00004148         TOCL P1         32         TX Octet Counter Low double word of Port 1           0000414C         TOCH P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Drop Packet Counter of Port 1           00004164         RFPC P1         32         RX Unicast Packet Counter of Port 1           00004168         RUPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1 <t< td=""><td></td><td></td><td>_</td><td></td></t<>  |          |              | _    |                                                             |
| 00004134 TL65PC P1 32 TX packet Length in 65-byte slot Packet Counter of Port 1 00004138 TL128PC P1 32 TX packet Length in 128-byte slot Packet Counter of Port 1 0000413C TL256PC P1 32 TX packet Length in 256-byte slot Packet Counter of Port 1 00004140 TL512PC P1 32 TX packet Length in 512-byte slot Packet Counter of Port 1 00004144 TL1024PC P1 32 TX packet Length in 1024-byte slot Packet Counter of Port 1 00004148 TOCL P1 32 TX Octet Counter Low double word of Port 1 0000414C TOCH P1 32 TX Octet Counter High double word of Port 1 00004160 RDPC P1 32 RX Drop Packet Counter of Port 1 00004164 RFPC P1 32 RX Filtering Packet Counter of Port 1 00004168 RUPC P1 32 RX Unicast Packet Counter of Port 1 0000416C RMPC P1 32 RX Broadcast Packet Counter of Port 1 00004170 RBPC P1 32 RX Broadcast Packet Counter of Port 1 00004178 RCEPC P1 32 RX Alignment Error Packet Counter of Port 1 0000417C RUSPC P1 32 RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          | -            | _    |                                                             |
| 00004138 TL128PC P1 32 TX packet Length in 128-byte slot Packet Counter of Port 1 0000413C TL256PC P1 32 TX packet Length in 256-byte slot Packet Counter of Port 1 00004140 TL512PC P1 32 TX packet Length in 512-byte slot Packet Counter of Port 1 00004144 TL1024PC P1 32 TX packet Length in 1024-byte slot Packet Counter of Port 1 00004148 TOCL P1 32 TX Octet Counter Low double word of Port 1 0000414C TOCH P1 32 TX Octet Counter High double word of Port 1 00004160 RDPC P1 32 RX Drop Packet Counter of Port 1 00004164 RFPC P1 32 RX Filtering Packet Counter of Port 1 00004168 RUPC P1 32 RX Unicast Packet Counter of Port 1 0000416C RMPC P1 32 RX Broadcast Packet Counter of Port 1 00004170 RBPC P1 32 RX Broadcast Packet Counter of Port 1 00004174 RAEPC P1 32 RX Alignment Error Packet Counter of Port 1 00004178 RCEPC P1 32 RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |              |      | 1 0 1/                                                      |
| 0000413C TL256PC P1 32 TX packet Length in 256-byte slot Packet Counter of Port 1 00004140 TL512PC P1 32 TX packet Length in 512-byte slot Packet Counter of Port 1 00004144 TL1024PC P1 32 TX packet Length in 1024-byte slot Packet Counter of Port 1 00004148 TOCL P1 32 TX Octet Counter Low double word of Port 1 0000414C TOCH P1 32 TX Octet Counter High double word of Port 1 00004160 RDPC P1 32 RX Drop Packet Counter of Port 1 00004164 RFPC P1 32 RX Filtering Packet Counter of Port 1 00004168 RUPC P1 32 RX Unicast Packet Counter of Port 1 0000416C RMPC P1 32 RX Multicast Packet Counter of Port 1 00004170 RBPC P1 32 RX Broadcast Packet Counter of Port 1 00004174 RAEPC P1 32 RX Alignment Error Packet Counter of Port 1 00004178 RCEPC P1 32 RX CRC(FCS) Error Packet Counter of Port 1 0000417C RUSPC P1 32 RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |              |      |                                                             |
| 00004140 TL512PC P1 32 TX packet Length in 512-byte slot Packet Counter of Port 1 00004144 TL1024PC P1 32 TX Octet Counter Low double word of Port 1 00004148 TOCL P1 32 TX Octet Counter Low double word of Port 1 0000414C TOCH P1 32 TX Octet Counter High double word of Port 1 00004160 RDPC P1 32 RX Drop Packet Counter of Port 1 00004164 RFPC P1 32 RX Filtering Packet Counter of Port 1 00004168 RUPC P1 32 RX Unicast Packet Counter of Port 1 0000416C RMPC P1 32 RX Multicast Packet Counter of Port 1 00004170 RBPC P1 32 RX Broadcast Packet Counter of Port 1 00004174 RAEPC P1 32 RX Alignment Error Packet Counter of Port 1 00004178 RCEPC P1 32 RX CRC(FCS) Error Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |              |      |                                                             |
| 00004144         TL1024PC P1         32         TX packet Length in 1024-byte slot Packet Counter of Port 1           00004148         TOCL P1         32         TX Octet Counter Low double word of Port 1           0000414C         TOCH P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Drop Packet Counter of Port 1           00004164         RFPC P1         32         RX Filtering Packet Counter of Port 1           00004168         RUPC P1         32         RX Unicast Packet Counter of Port 1           0000416C         RMPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1           00004178         RCEPC P1         32         RX CRC(FCS) Error Packet Counter of Port 1           0000417C         RUSPC P1         32         RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                            |          |              | _    |                                                             |
| 00004148         TOCL P1         32         TX Octet Counter Low double word of Port 1           0000414C         TOCH P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Drop Packet Counter of Port 1           00004164         RFPC P1         32         RX Filtering Packet Counter of Port 1           00004168         RUPC P1         32         RX Unicast Packet Counter of Port 1           0000416C         RMPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1           00004178         RCEPC P1         32         RX CRC(FCS) Error Packet Counter of Port 1           0000417C         RUSPC P1         32         RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |              |      |                                                             |
| 0000414C         TOCH P1         32         TX Octet Counter High double word of Port 1           00004160         RDPC P1         32         RX Drop Packet Counter of Port 1           00004164         RFPC P1         32         RX Filtering Packet Counter of Port 1           00004168         RUPC P1         32         RX Unicast Packet Counter of Port 1           0000416C         RMPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1           00004178         RCEPC P1         32         RX CRC(FCS) Error Packet Counter of Port 1           0000417C         RUSPC P1         32         RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 00004144 | TL1024PC_P1  | 32   |                                                             |
| 00004160         RDPC P1         32         RX Drop Packet Counter of Port 1           00004164         RFPC P1         32         RX Filtering Packet Counter of Port 1           00004168         RUPC P1         32         RX Unicast Packet Counter of Port 1           0000416C         RMPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1           00004178         RCEPC P1         32         RX CRC(FCS) Error Packet Counter of Port 1           0000417C         RUSPC P1         32         RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 00004148 | TOCL_P1      | 32   | TX Octet Counter Low double word of Port 1                  |
| 00004164         RFPC P1         32         RX Filtering Packet Counter of Port 1           00004168         RUPC P1         32         RX Unicast Packet Counter of Port 1           0000416C         RMPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1           00004178         RCEPC P1         32         RX CRC(FCS) Error Packet Counter of Port 1           0000417C         RUSPC P1         32         RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0000414C | TOCH_P1      |      | TX Octet Counter High double word of Port 1                 |
| 00004168         RUPC P1         32         RX Unicast Packet Counter of Port 1           0000416C         RMPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1           00004178         RCEPC P1         32         RX CRC(FCS) Error Packet Counter of Port 1           0000417C         RUSPC P1         32         RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 00004160 | RDPC_P1      | 32   | RX Drop Packet Counter of Port 1                            |
| 0000416C         RMPC P1         32         RX Multicast Packet Counter of Port 1           00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1           00004178         RCEPC P1         32         RX CRC(FCS) Error Packet Counter of Port 1           0000417C         RUSPC P1         32         RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00004164 | RFPC_P1      | 32   | RX Filtering Packet Counter of Port 1                       |
| 00004170         RBPC P1         32         RX Broadcast Packet Counter of Port 1           00004174         RAEPC P1         32         RX Alignment Error Packet Counter of Port 1           00004178         RCEPC P1         32         RX CRC(FCS) Error Packet Counter of Port 1           0000417C         RUSPC P1         32         RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 00004168 | RUPC_P1      | 32   | RX Unicast Packet Counter of Port 1                         |
| 00004174 RAEPC P1 32 RX Alignment Error Packet Counter of Port 1 00004178 RCEPC P1 32 RX CRC(FCS) Error Packet Counter of Port 1 0000417C RUSPC P1 32 RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0000416C | RMPC_P1      | 32   | RX Multicast Packet Counter of Port 1                       |
| 00004178 RCEPC P1 32 RX CRC(FCS) Error Packet Counter of Port 1 0000417C RUSPC P1 32 RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00004170 | RBPC_P1      | 32   | RX Broadcast Packet Counter of Port 1                       |
| 0000417C RUSPC P1 32 RX Undersize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00004174 | RAEPC_P1     | 32   | RX Alignment Error Packet Counter of Port 1                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00004178 | RCEPC_P1     | 32   | RX CRC(FCS) Error Packet Counter of Port 1                  |
| 00004180 RFEPC P1 32 RX Fragment Error Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0000417C | RUSPC_P1     | 32   | RX Undersize Packet Counter of Port 1                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00004180 | RFEPC_P1     | 32   | RX Fragment Error Packet Counter of Port 1                  |
| 00004184 ROSPC P1 32 RX Oversize Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 00004184 | ROSPC_P1     | 32   | RX Oversize Packet Counter of Port 1                        |
| 00004188 RJEPC P1 32 RX Jabber Error Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 00004188 | RJEPC P1     | 32   | RX Jabber Error Packet Counter of Port 1                    |
| 0000418C RPPC P1 32 RX Pause Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0000418C | RPPC_P1      | 32   | RX Pause Packet Counter of Port 1                           |
| 00004190 RL64PC P1 32 RX packet Length in 64-byte slot Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00004190 | RL64PC P1    | 32   | RX packet Length in 64-byte slot Packet Counter of Port 1   |
| 00004194 RL65PC P1 32 RX packet Length in 65-byte slot Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00004194 | RL65PC P1    | 32   | RX packet Length in 65-byte slot Packet Counter of Port 1   |
| 00004198 RL128PC P1 32 RX packet Length in 128-byte slot Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 00004198 | RL128PC_P1   | , 32 | RX packet Length in 128-byte slot Packet Counter of Port 1  |
| 0000419C RL256PC P1 32 RX packet Length in 256-byte slot Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0000419C | RL256PC_P1   | 32   | RX packet Length in 256-byte slot Packet Counter of Port 1  |
| 000041A0 RL512PC P1 32 RX packet Length in 512-byte slot Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 000041A0 | RL512PC_P1   | 32   | RX packet Length in 512-byte slot Packet Counter of Port 1  |
| 000041A4 RL1024PC P1 32 RX packet Length in 1024-byte slot Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 000041A4 | RL1024PC P1  | 32   | RX packet Length in 1024-byte slot Packet Counter of Port 1 |
| 000041A8 ROCL P1 32 RX Octet Counter Low double word of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 000041A8 | ROCL P1      | 32   | RX Octet Counter Low double word of Port 1                  |
| 000041AC ROCH P1 32 Rx Octet Counter High double word of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 000041AC | ROCH P1      | 32   | Rx Octet Counter High double word of Port 1                 |
| 000041B0 RDPC CTRL P1 32 RX CTRL Drop Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 000041B0 | RDPC CTRL P1 | 32   | RX CTRL Drop Packet Counter of Port 1                       |
| 000041B4 RDPC ING P1 32 RX Ingress Drop Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |              | 32   |                                                             |
| 000041B8 RDPC ARL P1 32 RX ARL Drop Packet Counter of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |              |      | RX ARL Drop Packet Counter of Port 1                        |
| 000041D0 TMIB HF STS P1 32 TX Port MIB Counter Half Full Status of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |              |      |                                                             |
| 000041D4 RMIB HF STS P1 32 RX Port MIB Counter Half Full Status of Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |              |      |                                                             |

# MIB counter of port 2:



| 00004200 | TDPC P2        | 32 | TX Drop Packet Counter of Port 2                            |
|----------|----------------|----|-------------------------------------------------------------|
| 00004204 | TCRC_P2        | 32 | TX CRC Packet Counter of Port 2                             |
| 00004208 | TUPC P2        | 32 | TX Unicast Packet Counter of Port 2                         |
| 0000420C | TMPC_P2        | 32 | TX Multicast Packet Counter of Port 2                       |
| 00004210 | TBPC P2        | 32 | TX Broadcast Packet Counter of Port 2                       |
| 00004214 | TCEC_P2        | 32 | TX Collision Event Counter of Port 2                        |
| 00004218 | TSCEC P2       | 32 | TX Single Collision Event Counter of Port 2                 |
| 0000421C | TMCEC_P2       | 32 | TX Multiple Collision Event Counter of Port 2               |
| 00004220 | TDEC P2        | 32 | TX Deferred Event Counter of Port 2                         |
| 00004224 | TLCEC_P2       | 32 | TX Late Collision Event Counter of Port 2                   |
| 00004228 | TXCEC_P2       | 32 | TX excessive Collision Event Counter of Port 2              |
| 0000422C | TPPC_P2        | 32 | TX Pause Packet Counter of Port 2                           |
| 00004230 | TL64PC_P2      | 32 | TX packet Length in 64-byte slot Packet Counter of Port 2   |
| 00004234 | TL65PC_P2      | 32 | TX packet Length in 65-byte slot Packet Counter of Port 2   |
| 00004238 | TL128PC_P2     | 32 | TX packet Length in 128-byte slot Packet Counter of Port 2  |
| 0000423C | TL256PC_P2     | 32 | TX packet Length in 256-byte slot Packet Counter of Port 2  |
| 00004240 | TL512PC_P2     | 32 | TX packet Length in 512-byte slot Packet Counter of Port 2  |
| 00004244 | TL1024PC_P2    | 32 | TX packet Length in 1024-byte slot Packet Counter of Port 2 |
| 00004248 | TOCL_P2        | 32 | TX Octet Counter Low double word of Port 2                  |
| 0000424C | TOCH_P2        | 32 | TX Octet Counter High double word of Port 2                 |
| 00004260 | RDPC_P2        | 32 | RX Drop Packet Counter of Port 2                            |
| 00004264 | RFPC_P2        | 32 | RX Filtering Packet Counter of Port 2                       |
| 00004268 | RUPC_P2        | 32 | RX Unicast Packet Counter of Port 2                         |
| 0000426C | RMPC_P2        | 32 | RX Multicast Packet Counter of Port 2                       |
| 00004270 | RBPC_P2        | 32 | RX Broadcast Packet Counter of Port 2                       |
| 00004274 | RAEPC_P2       | 32 | RX Alignment Error Packet Counter of Port 2                 |
| 00004278 | RCEPC_P2       | 32 | RX CRC(FCS) Error Packet Counter of Port 2                  |
| 0000427C | RUSPC_P2       | 32 | RX Undersize Packet Counter of Port 2                       |
| 00004280 | RFEPC P2       | 32 | RX Fragment Error Packet Counter of Port 2                  |
| 00004284 | ROSPC P2       | 32 | RX Oversize Packet Counter of Port 2                        |
| 00004288 | RJEPC P2       | 32 | RX Jabber Error Packet Counter of Port 2                    |
| 0000428C | RPPC P2        | 32 | RX Pause Packet Counter of Port 2                           |
| 00004290 | RL64PC_P2      | 32 | RX packet Length in 64-byte slot Packet Counter of Port 2   |
| 00004294 | RL65PC_P2      | 32 | RX packet Length in 65-byte slot Packet Counter of Port 2   |
| 00004298 | RL128PC P2     | 32 | RX packet Length in 128-byte slot Packet Counter of Port 2  |
| 0000429C | RL256PC_P2     | 32 | RX packet Length in 256-byte slot Packet Counter of Port 2  |
| 000042A0 | RL512PC_P2     | 32 | RX packet Length in 512-byte slot Packet Counter of Port 2  |
| 000042A4 | RL1024PC_P2    | 32 | RX packet Length in 1024-byte slot Packet Counter of Port 2 |
| 000042A8 | ROCL P2        | 32 | RX Octet Counter Low double word of Port 2                  |
| 000042AC | ROCH_P2        | 32 | Rx Octet Counter High double word of Port 2                 |
| 000042B0 | RDPC_CTRL_P2   | 32 | RX CTRL Drop Packet Counter of Port 2                       |
| 000042B4 | RDPC ING P2    | 32 | RX Ingress Drop Packet Counter of Port 2                    |
| 000042B8 | RDPC_ARL_P2    | 32 | RX ARL Drop Packet Counter of Port 2                        |
| 000042D0 | TMIB_HF_STS_P2 | 32 | TX Port MIB Counter Half Full Status of Port 2              |
|          | RMIB_HF_STS_P2 | 32 | RX Port MIB Counter Half Full Status of Port 2              |



# MIB counter of port 3:

|                      | no. o. port o           |    |                                                                                   |
|----------------------|-------------------------|----|-----------------------------------------------------------------------------------|
| 00004300             | TDPC_P3                 | 32 | TX Drop Packet Counter of Port 3                                                  |
| 00004304             | TCRC_P3                 | 32 | TX CRC Packet Counter of Port 3                                                   |
| 00004308             | TUPC_P3                 | 32 | TX Unicast Packet Counter of Port 3                                               |
| 0000430C             | TMPC_P3                 | 32 | TX Multicast Packet Counter of Port 3                                             |
| 00004310             | TBPC_P3                 | 32 | TX Broadcast Packet Counter of Port 3                                             |
| 00004314             | TCEC_P3                 | 32 | TX Collision Event Counter of Port 3                                              |
| 00004318             | TSCEC_P3                | 32 | TX Single Collision Event Counter of Port 3                                       |
| 0000431C             | TMCEC_P3                | 32 | TX Multiple Collision Event Counter of Port 3                                     |
| 00004320             | TDEC P3                 | 32 | TX Deferred Event Counter of Port 3                                               |
| 00004324             | TLCEC_P3                | 32 | TX Late Collision Event Counter of Port 3                                         |
| 00004328             | TXCEC P3                | 32 | TX excessive Collision Event Counter of Port 3                                    |
| 0000432C             | TPPC_P3                 | 32 | TX Pause Packet Counter of Port 3                                                 |
| 00004330             | TL64PC P3               | 32 | TX packet Length in 64-byte slot Packet Counter of Port 3                         |
| 00004334             | TL65PC_P3               | 32 | TX packet Length in 65-byte slot Packet Counter of Port 3                         |
| 00004338             | TL128PC P3              | 32 | TX packet Length in 128-byte slot Packet Counter of Port 3                        |
| 0000433C             | TL256PC_P3              | 32 | TX packet Length in 256-byte slot Packet Counter of Port 3                        |
| 00004340             | TL512PC P3              | 32 | TX packet Length in 512-byte slot Packet Counter of Port 3                        |
| 00004344             | TL1024PC_P3             | 32 | TX packet Length in 1024-byte slot Packet Counter of Port 3                       |
| 00004348             | TOCL P3                 | 32 | TX Octet Counter Low double word of Port 3                                        |
| 0000434C             | TOCH_P3                 | 32 | TX Octet Counter High double word of Port 3                                       |
| 00004360             | RDPC P3                 | 32 | RX Drop Packet Counter of Port 3                                                  |
| 00004364             | RFPC_P3                 | 32 | RX Filtering Packet Counter of Port 3                                             |
| 00004368             | RUPC P3                 | 32 | RX Unicast Packet Counter of Port 3                                               |
| 0000436C             | RMPC_P3                 | 32 | RX Multicast Packet Counter of Port 3                                             |
| 00004370             | RBPC P3                 | 32 | RX Broadcast Packet Counter of Port 3                                             |
| 00004374             | RAEPC_P3                | 32 | RX Alignment Error Packet Counter of Port 3                                       |
| 00004378             | RCEPC P3                | 32 | RX CRC(FCS) Error Packet Counter of Port 3                                        |
| 0000437C             | RUSPC P3                | 32 | RX Undersize Packet Counter of Port 3                                             |
| 00004380             | RFEPC P3                | 32 | RX Fragment Error Packet Counter of Port 3                                        |
| 00004384             | ROSPC_P3                | 32 | RX Oversize Packet Counter of Port 3                                              |
| 00004388             | RJEPC P3                | 32 | RX Jabber Error Packet Counter of Port 3                                          |
| 0000438C             | RPPC_P3                 | 32 | RX Pause Packet Counter of Port 3                                                 |
| 00004390             | RL64PC P3               | 32 | RX packet Length in 64-byte slot Packet Counter of Port 3                         |
| 00004394             | RL65PC P3               | 32 | RX packet Length in 65-byte slot Packet Counter of Port 3                         |
| 00004398             | RL128PC P3              | 32 | RX packet Length in 128-byte slot Packet Counter of Port 3                        |
| 0000439C             | RL256PC P3              | 32 | RX packet Length in 256-byte slot Packet Counter of Port 3                        |
| 000043A0             | RL512PC_P3              | 32 | RX packet Length in 512-byte slot Packet Counter of Port 3                        |
| 000043A4             | RL1024PC P3             | 32 | RX packet Length in 1024-byte slot Packet Counter of Port 3                       |
|                      | ROCL_P3                 | 32 | RX Octet Counter Low double word of Port 3                                        |
| 000043AC             | ROCH P3                 | 32 | Rx Octet Counter High double word of Port 3                                       |
|                      | RDPC_CTRL_P3            | 32 | RX CTRL Drop Packet Counter of Port 3                                             |
| /                    | RDPC_ING_P3             | 32 | RX Ingress Drop Packet Counter of Port 3                                          |
| 000043AC<br>000043B0 | ROCH P3<br>RDPC CTRL P3 | 32 | Rx Octet Counter High double word of Port 3 RX CTRL Drop Packet Counter of Port 3 |



| 000043B8 | RDPC_ARL_P3    | 32 | RX ARL Drop Packet Counter of Port 3           |
|----------|----------------|----|------------------------------------------------|
| 000043D0 | TMIB_HF_STS_P3 | 32 | TX Port MIB Counter Half Full Status of Port 3 |
| 000043D4 | RMIB_HF_STS_P3 | 32 | RX Port MIB Counter Half Full Status of Port 3 |

# MIB counter of port 4:

| TDPC_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Drop Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCRC_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX CRC Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TUPC_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Unicast Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| TMPC_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Multicast Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TBPC P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Broadcast Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TCEC_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Collision Event Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TSCEC P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Single Collision Event Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TMCEC_P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Multiple Collision Event Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TDEC P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Deferred Event Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| TLCEC_P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Late Collision Event Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TXCEC P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX excessive Collision Event Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TPPC_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Pause Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TL64PC P4   | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX packet Length in 64-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TL65PC_P4   | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX packet Length in 65-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TL128PC P4  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX packet Length in 128-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TL256PC_P4  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX packet Length in 256-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TL512PC P4  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX packet Length in 512-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TL1024PC_P4 | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX packet Length in 1024-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TOCL P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Octet Counter Low double word of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TOCH_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX Octet Counter High double word of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RDPC P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Drop Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RFPC_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Filtering Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RUPC P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Unicast Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RMPC P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Multicast Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RBPC P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Broadcast Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RAEPC P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Alignment Error Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RCEPC P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX CRC(FCS) Error Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RUSPC_P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Undersize Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RFEPC P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Fragment Error Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ROSPC P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Oversize Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RJEPC P4    | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Jabber Error Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RPPC P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Pause Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RL64PC P4   | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX packet Length in 64-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RL65PC P4   | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX packet Length in 65-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RL128PC_P4  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX packet Length in 128-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RL256PC P4  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX packet Length in 256-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RL512PC_P4  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX packet Length in 512-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RL1024PC_P4 | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX packet Length in 1024-byte slot Packet Counter of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ROCL_P4     | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX Octet Counter Low double word of Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             | TCRC P4 TUPC P4 TUPC P4 TMPC P4 TBPC P4 TGEC P4 TSCEC P4 TMCEC P4 TMCEC P4 TLCEC P4 TLCEC P4 TLCEC P4 TLCEC P4 TLCEC P4 TL128PC P4 TL1024PC P4 TL1024PC P4 RMPC P4 RMPC P4 RMPC P4 RMPC P4 RCEPC P4 RCEPC P4 RCEPC P4 RCEPC P4 RCEPC P4 RCEPC P4 RL65PC P4 RL512PC P4 RL512PC P4 RL512PC P4 RL512PC P4 RL512PC P4 RL512PC P4 | TCRC P4 32 TUPC P4 32 TMPC P4 32 TBPC P4 32 TGEC P4 32 TGEC P4 32 TMCEC P4 32 TMCEC P4 32 TLCEC P4 32 TL65PC P4 32 TL128PC P4 32 TL128PC P4 32 TL1024PC P4 32 TCCL P4 32 TC |



| 000044AC | ROCH_P4        | 32 | Rx Octet Counter High double word of Port 4    |
|----------|----------------|----|------------------------------------------------|
| 000044B0 | RDPC_CTRL_P4   | 32 | RX CTRL Drop Packet Counter of Port 4          |
| 000044B4 | RDPC_ING_P4    | 32 | RX Ingress Drop Packet Counter of Port 4       |
| 000044B8 | RDPC_ARL_P4    | 32 | RX ARL Drop Packet Counter of Port 4           |
| 000044D0 | TMIB_HF_STS_P4 | 32 | TX Port MIB Counter Half Full Status of Port 4 |
| 000044D4 | RMIB_HF_STS_P4 | 32 | RX Port MIB Counter Half Full Status of Port 4 |

# MIB counter of port 5:

| 00004500 | TDPC_P5     | 32 | TX Drop Packet Counter of Port 5                            |
|----------|-------------|----|-------------------------------------------------------------|
| 00004504 | TCRC P5     | 32 | TX CRC Packet Counter of Port 5                             |
| 00004508 | TUPC_P5     | 32 | TX Unicast Packet Counter of Port 5                         |
| 0000450C | TMPC P5     | 32 | TX Multicast Packet Counter of Port 5                       |
| 00004510 | TBPC_P5     | 32 | TX Broadcast Packet Counter of Port 5                       |
| 00004514 | TCEC P5     | 32 | TX Collision Event Counter of Port 5                        |
| 00004518 | TSCEC_P5    | 32 | TX Single Collision Event Counter of Port 5                 |
| 0000451C | TMCEC P5    | 32 | TX Multiple Collision Event Counter of Port 5               |
| 00004520 | TDEC_P5     | 32 | TX Deferred Event Counter of Port 5                         |
| 00004524 | TLCEC P5    | 32 | TX Late Collision Event Counter of Port 5                   |
| 00004528 | TXCEC_P5    | 32 | TX excessive Collision Event Counter of Port 5              |
| 0000452C | TPPC P5     | 32 | TX Pause Packet Counter of Port 5                           |
| 00004530 | TL64PC_P5   | 32 | TX packet Length in 64-byte slot Packet Counter of Port 5   |
| 00004534 | TL65PC P5   | 32 | TX packet Length in 65-byte slot Packet Counter of Port 5   |
| 00004538 | TL128PC_P5  | 32 | TX packet Length in 128-byte slot Packet Counter of Port 5  |
| 0000453C | TL256PC P5  | 32 | TX packet Length in 256-byte slot Packet Counter of Port 5  |
| 00004540 | TL512PC_P5  | 32 | TX packet Length in 512-byte slot Packet Counter of Port 5  |
| 00004544 | TL1024PC P5 | 32 | TX packet Length in 1024-byte slot Packet Counter of Port 5 |
| 00004548 | TOCL_P5     | 32 | TX Octet Counter Low double word of Port 5                  |
| 0000454C | TOCH P5     | 32 | TX Octet Counter High double word of Port 5                 |
| 00004560 | RDPC P5     | 32 | RX Drop Packet Counter of Port 5                            |
| 00004564 | RFPC P5     | 32 | RX Filtering Packet Counter of Port 5                       |
| 00004568 | RUPC P5     | 32 | RX Unicast Packet Counter of Port 5                         |
| 0000456C | RMPC P5     | 32 | RX Multicast Packet Counter of Port 5                       |
| 00004570 | RBPC_P5     | 32 | RX Broadcast Packet Counter of Port 5                       |
| 00004574 | RAEPC P5    | 32 | RX Alignment Error Packet Counter of Port 5                 |
| 00004578 | RCEPC P5    | 32 | RX CRC(FCS) Error Packet Counter of Port 5                  |
| 0000457C | RUSPC_P5    | 32 | RX Undersize Packet Counter of Port 5                       |
| 00004580 | RFEPC P5    | 32 | RX Fragment Error Packet Counter of Port 5                  |
| 00004584 | ROSPC_P5    | 32 | RX Oversize Packet Counter of Port 5                        |
| 00004588 | RJEPC P5    | 32 | RX Jabber Error Packet Counter of Port 5                    |
| 0000458C | RPPC_P5     | 32 | RX Pause Packet Counter of Port 5                           |
| 00004590 | RL64PC P5   | 32 | RX packet Length in 64-byte slot Packet Counter of Port 5   |
| 00004594 | RL65PC_P5   | 32 | RX packet Length in 65-byte slot Packet Counter of Port 5   |
| 00004598 | RL128PC_P5  | 32 | RX packet Length in 128-byte slot Packet Counter of Port 5  |
| 0000459C | RL256PC_P5  | 32 | RX packet Length in 256-byte slot Packet Counter of Port 5  |
|          |             |    | ,                                                           |



| 000045A0 | RL512PC_P5     | 32 | RX packet Length in 512-byte slot Packet Counter of Port 5  |
|----------|----------------|----|-------------------------------------------------------------|
| 000045A4 | RL1024PC_P5    | 32 | RX packet Length in 1024-byte slot Packet Counter of Port 5 |
| 000045A8 | ROCL_P5        | 32 | RX Octet Counter Low double word of Port 5                  |
| 000045AC | ROCH_P5        | 32 | Rx Octet Counter High double word of Port 5                 |
| 000045B0 | RDPC_CTRL_P5   | 32 | RX CTRL Drop Packet Counter of Port 5                       |
| 000045B4 | RDPC_ING_P5    | 32 | RX Ingress Drop Packet Counter of Port 5                    |
| 000045B8 | RDPC_ARL_P5    | 32 | RX ARL Drop Packet Counter of Port 5                        |
| 000045D0 | TMIB_HF_STS_P5 | 32 | TX Port MIB Counter Half Full Status of Port 5              |
| 000045D4 | RMIB_HF_STS_P5 | 32 | RX Port MIB Counter Half Full Status of Port 5              |

# MIB counter of port 6:

| 00004600 | TDPC_P6     | 32 | TX Drop Packet Counter of Port 6                            |
|----------|-------------|----|-------------------------------------------------------------|
| 00004604 | TCRC_P6     | 32 | TX CRC Packet Counter of Port 6                             |
| 00004608 | TUPC_P6     | 32 | TX Unicast Packet Counter of Port 6                         |
| 0000460C | TMPC_P6     | 32 | TX Multicast Packet Counter of Port 6                       |
| 00004610 | TBPC_P6     | 32 | TX Broadcast Packet Counter of Port 6                       |
| 00004614 | TCEC_P6     | 32 | TX Collision Event Counter of Port 6                        |
| 00004618 | TSCEC_P6    | 32 | TX Single Collision Event Counter of Port 6                 |
| 0000461C | TMCEC_P6    | 32 | TX Multiple Collision Event Counter of Port 6               |
| 00004620 | TDEC_P6     | 32 | TX Deferred Event Counter of Port 6                         |
| 00004624 | TLCEC_P6    | 32 | TX Late Collision Event Counter of Port 6                   |
| 00004628 | TXCEC_P6    | 32 | TX excessive Collision Event Counter of Port 6              |
| 0000462C | TPPC_P6     | 32 | TX Pause Packet Counter of Port 6                           |
| 00004630 | TL64PC_P6   | 32 | TX packet Length in 64-byte slot Packet Counter of Port 6   |
| 00004634 | TL65PC_P6   | 32 | TX packet Length in 65-byte slot Packet Counter of Port 6   |
| 00004638 | TL128PC_P6  | 32 | TX packet Length in 128-byte slot Packet Counter of Port 6  |
| 0000463C | TL256PC_P6  | 32 | TX packet Length in 256-byte slot Packet Counter of Port 6  |
| 00004640 | TL512PC P6  | 32 | TX packet Length in 512-byte slot Packet Counter of Port 6  |
| 00004644 | TL1024PC_P6 | 32 | TX packet Length in 1024-byte slot Packet Counter of Port 6 |
| 00004648 | TOCL P6     | 32 | TX Octet Counter Low double word of Port 6                  |
| 0000464C | TOCH_P6     | 32 | TX Octet Counter High double word of Port 6                 |
| 00004660 | RDPC_P6     | 32 | RX Drop Packet Counter of Port 6                            |
| 00004664 | RFPC_P6     | 32 | RX Filtering Packet Counter of Port 6                       |
| 00004668 | RUPC_P6     | 32 | RX Unicast Packet Counter of Port 6                         |
| 0000466C | RMPC P6     | 32 | RX Multicast Packet Counter of Port 6                       |
| 00004670 | RBPC P6     | 32 | RX Broadcast Packet Counter of Port 6                       |
| 00004674 | RAEPC_P6    | 32 | RX Alignment Error Packet Counter of Port 6                 |
| 00004678 | RCEPC_P6    | 32 | RX CRC(FCS) Error Packet Counter of Port 6                  |
| 0000467C | RUSPC_P6    | 32 | RX Undersize Packet Counter of Port 6                       |
| 00004680 | RFEPC_P6    | 32 | RX Fragment Error Packet Counter of Port 6                  |
| 00004684 | ROSPC_P6    | 32 | RX Oversize Packet Counter of Port 6                        |
| 00004688 | RJEPC_P6    | 32 | RX Jabber Error Packet Counter of Port 6                    |
| 0000468C | RPPC_P6     | 32 | RX Pause Packet Counter of Port 6                           |
|          |             |    |                                                             |



**Confidential A** 

| 00004690 | RL64PC_P6      | 32 | RX packet Length in 64-byte slot Packet Counter of Port 6   |
|----------|----------------|----|-------------------------------------------------------------|
| 00004694 | RL65PC_P6      | 32 | RX packet Length in 65-byte slot Packet Counter of Port 6   |
| 00004698 | RL128PC_P6     | 32 | RX packet Length in 128-byte slot Packet Counter of Port 6  |
| 0000469C | RL256PC_P6     | 32 | RX packet Length in 256-byte slot Packet Counter of Port 6  |
| 000046A0 | RL512PC_P6     | 32 | RX packet Length in 512-byte slot Packet Counter of Port 6  |
| 000046A4 | RL1024PC_P6    | 32 | RX packet Length in 1024-byte slot Packet Counter of Port 6 |
| 000046A8 | ROCL_P6        | 32 | RX Octet Counter Low double word of Port 6                  |
| 000046AC | ROCH_P6        | 32 | Rx Octet Counter High double word of Port 6                 |
| 000046B0 | RDPC_CTRL_P6   | 32 | RX CTRL Drop Packet Counter of Port 6                       |
| 000046B4 | RDPC_ING_P6    | 32 | RX Ingress Drop Packet Counter of Port 6                    |
| 000046B8 | RDPC_ARL_P6    | 32 | RX ARL Drop Packet Counter of Port 6                        |
| 000046D0 | TMIB_HF_STS_P6 | 32 | TX Port MIB Counter Half Full Status of Port 6              |
| 000046D4 | RMIB_HF_STS_P6 | 32 | RX Port MIB Counter Half Full Status of Port 6              |



### 2 Annex

#### 2.1 User Port

The user port is the default VLAN port. The incoming VLAN-tagged frame is stripped by the outer tag despite the following inner tags. Per untagged or priority-tagged frame, PVID is treated as VID1 tag. At the same time, VID1 is used to look for VLAN table to get the FID and Service tag for VID0. When a new Source MAC address is learned, the VID1 will also be learned on the MAC table.

On the TX\_CTRL side, each frame carries 2\*N-port egress control bits on per-port based. Bit0 indicates whether this frame carries VID 0 or not; similarly, Bit.1 is for VID1. Once "Consistent tag" is set, the egress tag format will follow the ingress tag format.



VLAN Tag Process on User Port

### 2.2 Translation Port

The translation port is designated for 1:1 or N:1 VLAN aggregation according to CHINA TELECOM EPON requirement. When an incoming frame is received on the translation port, the corresponding custom VID will be found from MAC table, and then the CVID will be the VID for VLAN table.

In the uploading direction, several custom VIDs can be translated into one service VID from the VLAN table which is carried on VID0. When this frame is transmitted from the translation port, etag\_ctrl[1:0] will be 2'b01 (Swap), and the service VID will appear on the egress frame.







VLAN Tag Process on Translation Port

### 2.3 Transparent Port

When the port is chosen as transparent port, the VLAN tags on the incoming will be ignored and treated as un-tagged frames. VID0 and VID1 will store PVID as the default VID which is used to look up the VLAN table. On the egress side, TX\_CTRL can accept "UNTAG" control to send the original frame.



VLAN Tag Process on Transparent Port

### 2.4 Security mode

Enable 802.1Q VLAN for all the received frames.

Discard received frame due to ingress membership violation (interrupt CPU)

Discard received frames once if VID is missed on the VLAN table (interrupt CPU)

#### 2.5 Check mode

Enable 802.1Q function for all the received frames.

Discard received frames once if VID is missed on the VLAN table (interrupt CPU)

#### 2.6 Fallback mode

Enable 802.1Q function for all the received frames.

Don't discard received frame due to ingress membership violation

Frames whose VID is missed on the VLAN table will be filtered by the Port Matrix Member

### 2.7 Port Matrix mode

802.1Q function disables (VLAN Security and VLAN Filter Table) Frames filtered by the Port Matrix Member