

### **Description**

The VSM100N10 uses advanced trench technology and design to provide excellent  $R_{DS(ON)}$  with low gate charge. It can be used in a wide variety of applications.

#### **General Features**

- $V_{DS} = 100V, I_D = 100A$  $R_{DS(ON)} < 13m\Omega @ V_{GS} = 10V$  (Typ:9.9m $\Omega$ )
- Special process technology for high ESD capability
- High density cell design for ultra low Rdson
- Fully characterized avalanche voltage and current
- Good stability and uniformity with high E<sub>AS</sub>
- Excellent package for good heat dissipation

### **Application**

- Power switching application
- Hard switched and high frequency circuits
- Uninterruptible power supply





Schematic Diagram

### **Package Marking and Ordering Information**

| Device Marking | Device    | Device Package | Reel Size | Tape width | Quantity |
|----------------|-----------|----------------|-----------|------------|----------|
| VSM100N10-TC   | VSM100N10 | TO-220C        | -         | -          | -        |

## Absolute Maximum Ratings (T<sub>c</sub>=25 ℃ unless otherwise noted)

| Symbol                 | Parameter                                        | Limit      | Unit                   |
|------------------------|--------------------------------------------------|------------|------------------------|
| V <sub>DS</sub>        | Drain-Source Voltage                             | 100        | V                      |
| V <sub>G</sub> S       | Gate-Source Voltage                              | ±20        | V                      |
| I <sub>D</sub>         | Drain Current-Continuous                         | 100        | А                      |
| I <sub>D</sub> (100°C) | Drain Current-Continuous(TC=100℃)                | 80         | Α                      |
| I <sub>DM</sub>        | Pulsed Drain Current                             | 380        | Α                      |
| P <sub>D</sub>         | Maximum Power Dissipation                        | 200        | W                      |
|                        | Derating factor                                  | 1.33       | W/℃                    |
| E <sub>AS</sub>        | Single pulse avalanche energy (Note 5)           | 800        | mJ                     |
| $T_{J}, T_{STG}$       | Operating Junction and Storage Temperature Range | -55 To 175 | $^{\circ}\!\mathbb{C}$ |



Shenzhen VSEEI Semiconductor Co., Ltd

## **Thermal Characteristic**

| $R_{	heta JC}$ | Thermal Resistance, Junction-to-Case (Note 2) | 0.75 | °C/W | ĺ |
|----------------|-----------------------------------------------|------|------|---|
|----------------|-----------------------------------------------|------|------|---|

# Electrical Characteristics (T<sub>C</sub>=25°C unless otherwise noted)

|                     | Symbol Parameter                 | Condition                                                            | Min | Тур  | Max  | Unit |
|---------------------|----------------------------------|----------------------------------------------------------------------|-----|------|------|------|
| Off Characteris     | stics                            |                                                                      |     | •    |      |      |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage   | V <sub>GS</sub> =0V I <sub>D</sub> =250μA                            | 100 | 110  | -    | V    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current  | V <sub>DS</sub> =100V,V <sub>GS</sub> =0V                            | -   | -    | 1    | μA   |
| I <sub>GSS</sub>    | Gate-Body Leakage Current        | V <sub>GS</sub> =±20V,V <sub>DS</sub> =0V                            | -   | -    | ±100 | nA   |
| On Characteris      | etics (Note 3)                   |                                                                      |     |      |      |      |
| V <sub>GS(th)</sub> | Gate Threshold Voltage           | V <sub>DS</sub> =V <sub>GS</sub> ,I <sub>D</sub> =250μA              | 2   | 3    | 4    | V    |
| R <sub>DS(ON)</sub> | Drain-Source On-State Resistance | V <sub>GS</sub> =10V, I <sub>D</sub> =40A                            | -   | 9.9  | 13   | mΩ   |
| <b>g</b> FS         | Forward Transconductance         | V <sub>DS</sub> =50V,I <sub>D</sub> =40A                             | 100 | -    | -    | S    |
| Dynamic Chara       | acteristics (Note4)              |                                                                      |     |      |      | •    |
| C <sub>lss</sub>    | Input Capacitance                | \/ F0\/\/ 0\/                                                        | -   | 4800 | -    | PF   |
| C <sub>oss</sub>    | Output Capacitance               | $V_{DS}$ =50V, $V_{GS}$ =0V,<br>F=1.0MHz                             | -   | 340  | -    | PF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance     | F-1.UIVIDZ                                                           | -   | 150  | -    | PF   |
| Switching Cha       | racteristics (Note 4)            |                                                                      |     |      |      | •    |
| t <sub>d(on)</sub>  | Turn-on Delay Time               |                                                                      | -   | 15   | -    | nS   |
| t <sub>r</sub>      | Turn-on Rise Time                | V <sub>DD</sub> =50V,I <sub>D</sub> =40A                             | -   | 50   | -    | nS   |
| t <sub>d(off)</sub> | Turn-Off Delay Time              | $V_{GS}$ =10V, $R_{GEN}$ =2.5 $\Omega$                               | -   | 40   | -    | nS   |
| t <sub>f</sub>      | Turn-Off Fall Time               |                                                                      | -   | 55   | -    | nS   |
| Qg                  | Total Gate Charge                | \/ -90\/   -404                                                      | -   | 85   | -    | nC   |
| Q <sub>gs</sub>     | Gate-Source Charge               | $V_{DS}=80V,I_{D}=40A,$<br>$V_{GS}=10V$                              | -   | 18   | -    | nC   |
| Q <sub>gd</sub>     | Gate-Drain Charge                | V <sub>GS</sub> -10V                                                 | -   | 28   | -    | nC   |
| Drain-Source D      | Diode Characteristics            |                                                                      |     |      |      |      |
| V <sub>SD</sub>     | Diode Forward Voltage (Note 3)   | V <sub>GS</sub> =0V,I <sub>S</sub> =40A                              | -   | -    | 1.2  | V    |
| Is                  | Diode Forward Current (Note 2)   | -                                                                    | -   | -    | 57   | Α    |
| t <sub>rr</sub>     | Reverse Recovery Time            | TJ = 25°C, IF = 40A                                                  | -   | 38   | 80   | nS   |
| Qrr                 | Reverse Recovery Charge          | di/dt = 100A/µs(Note3)                                               | -   | 53   | 100  | nC   |
| t <sub>on</sub>     | Forward Turn-On Time             | Intrinsic turn-on time is negligible (turn-on is dominated by LS+LD) |     |      |      |      |

#### Notes:

- 1. Repetitive Rating: Pulse width limited by maximum junction temperature.
- 2. Surface Mounted on FR4 Board, t ≤ 10 sec.
- 3. Pulse Test: Pulse Width ≤ 300µs, Duty Cycle ≤ 2%.
- 4. Guaranteed by design, not subject to production
- 5. EAS condition:Tj=25  $^{\circ}\text{C}$  ,VDD=50V,VG=10V,L=0.5mH,Rg=25 $\Omega$



## **Test Circuit**

# 1) E<sub>AS</sub> test Circuit



# 2) Gate charge test Circuit



# 3) Switch Time Test Circuit





## Typical Electrical and Thermal Characteristics (Curves)



**Figure 1 Output Characteristics** 



**Figure 2 Transfer Characteristics** 



Figure 3 Rdson- Drain Current



Figure 4 Rdson-JunctionTemperature



**Figure 5 Gate Charge** 



Figure 6 Source- Drain Diode Forward





Figure 7 Capacitance vs Vds



Figure 8 Safe Operation Area



Figure 9 BV<sub>DSS</sub> vs Junction Temperature



Figure 10 V<sub>GS(th)</sub> vs Junction Temperature



**Figure 11 Normalized Maximum Transient Thermal Impedance**