

## **Description**

These N-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and with stand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency fast switching applications.

#### **Features**

- 40V, 10A,  $R_{DS(ON).max}$ =16.5m $\Omega$ @ $V_{GS}$ =10V
- Improved dv/dt capability
- Fast switching
- Green device available

#### **Applications**

- Motor Drives
- UPS
- ♦ DC-DC Converter

# **Product Summary**

 $\begin{array}{ll} V_{DSS} & 40V \\ R_{DS(on).max} \textcircled{0} \ V_{GS} = 10V & 16.5 m\Omega \\ I_D & 10A \end{array}$ 

# **SOP-8 Pin Configuration**





SOP-8

Schematic

# Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Parameter                                           | Symbol            | Value       | Unit |
|-----------------------------------------------------|-------------------|-------------|------|
| Drain-Source Voltage                                | $V_{	extsf{DSS}}$ | 40          | V    |
| Continuous drain current ( T <sub>A</sub> = 25°C )  |                   | 10          | A    |
| Continuous drain current ( T <sub>A</sub> = 100°C ) | l <sub>D</sub>    | 5.3         | А    |
| Pulsed drain current <sup>1)</sup>                  | І <sub>рм</sub>   | 40          | А    |
| Gate-Source voltage                                 | $V_{GSS}$         | ±20         | V    |
| Power Dissipation ( T <sub>A</sub> = 25°C )         | P <sub>D</sub>    | 2           | W    |
| Storage Temperature Range                           | T <sub>STG</sub>  | -55 to +150 | °C   |
| Operating Junction Temperature Range                | TJ                | -55 to +150 | °C   |

# **Thermal Characteristics**

| Parameter                               | Symbol           | Value | Unit |
|-----------------------------------------|------------------|-------|------|
| Thermal Resistance, Junction-to-Ambient | R <sub>θJA</sub> | 62.5  | °C/W |



**Package Marking and Ordering Information** 

| Device      | Device Package | Marking     |
|-------------|----------------|-------------|
| VSM10N04-S8 | SOP-8          | VSM10N04-S8 |

# Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted

| Parameter                           | Symbol              | Test Condition                                                      | Min. | Тур. | Max.     | Unit |
|-------------------------------------|---------------------|---------------------------------------------------------------------|------|------|----------|------|
| Static characteristics              | 1                   |                                                                     |      | I    | <u> </u> |      |
| Drain-source breakdown voltage      | BV <sub>DSS</sub>   | V <sub>GS</sub> =0 V, I <sub>D</sub> =250uA                         | 40   |      |          | V    |
| Gate threshold voltage              | V <sub>GS(th)</sub> | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA            | 1.0  | 1.5  | 2.0      | V    |
| Drain-source leakage current        |                     | V <sub>DS</sub> =40 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 25°C  |      |      | 1        | μA   |
|                                     | I <sub>DSS</sub>    | V <sub>DS</sub> =32 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 125°C |      |      | 10       | μА   |
| Gate leakage current, Forward       | I <sub>GSSF</sub>   | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0V                          |      |      | 100      | nA   |
| Gate leakage current, Reverse       | I <sub>GSSR</sub>   | V <sub>GS</sub> =-20 V, V <sub>DS</sub> =0V                         |      |      | -100     | nA   |
| Drain-source on-state resistance    | _                   | V <sub>GS</sub> =10 V, I <sub>D</sub> =10A                          |      | 13.5 | 16.5     | mΩ   |
|                                     | R <sub>DS(on)</sub> | V <sub>GS</sub> =4.5 V, I <sub>D</sub> =5A                          |      | 18   | 23       | mΩ   |
| Forward transconductance            | <b>g</b> fs         | V <sub>DS</sub> =5 V , I <sub>D</sub> =10A                          |      | 35   |          | S    |
| Dynamic characteristics             |                     |                                                                     |      |      |          |      |
| Input capacitance                   | C <sub>iss</sub>    |                                                                     |      | 1060 |          | pF   |
| Output capacitance                  | Coss                | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V,<br>F = 1MHz          |      | 126  |          |      |
| Reverse transfer capacitance        | C <sub>rss</sub>    |                                                                     |      | 101  |          |      |
| Turn-on delay time                  | t <sub>d(on)</sub>  |                                                                     |      | 11.8 |          | ns   |
| Rise time                           | t <sub>r</sub>      | V <sub>DD</sub> = 20V,V <sub>GS</sub> =10V, I <sub>D</sub> =10A     |      | 18.0 |          |      |
| Turn-off delay time                 | t <sub>d(off)</sub> |                                                                     |      | 46.6 |          |      |
| Fall time                           | t <sub>f</sub>      |                                                                     |      | 15.7 |          |      |
| Gate charge characteristics         |                     |                                                                     |      |      |          |      |
| Gate to source charge               | Q <sub>gs</sub>     |                                                                     |      | 5.8  |          |      |
| Gate to drain charge                | Q <sub>gd</sub>     | $V_{DS}$ =20V, $I_{D}$ =10A, $V_{GS}$ = 10 V                        |      | 3.0  |          | nC   |
| Gate charge total                   | Qg                  |                                                                     |      | 18.1 |          | 1    |
| Drain-Source diode characteristic   | s and Maxi          | mum Ratings                                                         |      |      |          | 1    |
| Continuous Source Current           | Is                  |                                                                     |      |      | 10       | А    |
| Pulsed Source Current               | I <sub>SM</sub>     | ]                                                                   |      |      | 40       | А    |
| Diode Forward Voltage <sup>2)</sup> | V <sub>SD</sub>     | V <sub>GS</sub> =0V, I <sub>S</sub> =10A, T <sub>J</sub> =25℃       |      |      | 1.2      | V    |
| Reverse Recovery Time               | t <sub>rr</sub>     | I <sub>S</sub> =10A,di/dt=100A/us, T <sub>J</sub> =25℃              |      | 30.4 |          | ns   |
| Reverse Recovery Charge             | Qrr                 |                                                                     |      | 9.6  |          | nC   |

#### Notes:

<sup>1:</sup> Repetitive Rating: Pulse width limited by maximum junction temperature.

<sup>2:</sup> Pulse Test: Pulse Width  $\leq$ 300  $\mu$  s, Duty Cycle  $\leq$ 2%.



# **Electrical Characteristics Diagrams**

Figure 1. Typ. Output Characteristics



Figure 2. Transfer Characteristics



Figure 3. Capacitance Characteristics



Figure 4. Gate Charge Waveform



Figure 5. Body-Diode Characteristics



Figure 6. Rdson-Drain Current







Figure 9. Normalized Maximum Transient Thermal Impedance (RthJA)





## **Test Circuit & Waveform**

Figure 8. Gate Charge Test Circuit & Waveform





Figure 9. Resistive Switching Test Circuit & Waveforms





Figure 10. Unclamped Inductive Switching (UIS) Test Circuit & Waveform





Figure 11. Diode Recovery Circuit & Waveform



