

#### **Description**

These N-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and with stand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency fast switching applications.

#### **Features**

- $\bullet$  40V,12A,R<sub>DS(ON).max</sub>=12m $\Omega$ @V<sub>GS</sub>=10V
- Improved dv/dt capability
- Fast switching
- Green device available

# **Applications**

- Motor Drives
- UPS
- DC-DC Converter

#### **Product Summary**

 $\begin{array}{ll} V_{DSS} & 40V \\ R_{DS(on).max} @ V_{GS} {=} 10V & 12 m\Omega \\ I_D & 12 A \end{array}$ 

## **Pin Configuration**





SOP-8

Schematic

#### Absolute Maximum Ratings TA= 25°C unless otherwise noted

| Parameter                                           | Symbol           | Value       | Unit |
|-----------------------------------------------------|------------------|-------------|------|
| Drain-Source Voltage                                | V <sub>DSS</sub> | 40          | V    |
| Continuous drain current ( T <sub>A</sub> =25°C )   |                  | 12          | A    |
| Continuous drain current ( T <sub>A</sub> = 100°C ) | l <sub>D</sub>   | 7.6         | Α    |
| Pulsed drain current <sup>1)</sup>                  | Ірм              | 48          | A    |
| Gate-Source voltage                                 | V <sub>GSS</sub> | ±20         | V    |
| Power Dissipation ( T <sub>A</sub> =25°C )          | P <sub>D</sub>   | 2.1         | W    |
| Storage Temperature Range                           | T <sub>STG</sub> | -55 to +150 | °C   |
| Operating Junction Temperature Range                | TJ               | -55 to +150 | °C   |

## **Thermal Characteristics**

| Parameter                               | Symbol | Value | Unit |
|-----------------------------------------|--------|-------|------|
| Thermal Resistance, Junction-to-Ambient | Reja   | 59.5  | °C/W |



**Package Marking and Ordering Information** 

| Device      | Device Package | Marking     |
|-------------|----------------|-------------|
| VSM12N04-S8 | SOP-8          | VSM12N04-S8 |

# **Electrical Characteristics** T<sub>J</sub> = 25°C unless otherwise noted

| Parameter                           | Symbol              | Test Condition                                                             | Min. | Тур. | Max. | Unit |
|-------------------------------------|---------------------|----------------------------------------------------------------------------|------|------|------|------|
| Static characteristics              | -                   |                                                                            |      | '    |      |      |
| Drain-source breakdown voltage      | BV <sub>DSS</sub>   | V <sub>GS</sub> =0 V, I <sub>D</sub> =250uA                                | 40   |      |      | V    |
| Gate threshold voltage              | V <sub>GS(th)</sub> | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA                   | 1.0  |      | 2.0  | V    |
| Drain-source leakage current        | Ipss                | V <sub>DS</sub> =40 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 25°C         |      |      | 1    | μA   |
|                                     |                     | V <sub>DS</sub> =32 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 125°C        |      |      | 10   | μA   |
| Gate leakage current, Forward       | I <sub>GSSF</sub>   | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0 V                                |      |      | 100  | nA   |
| Gate leakage current, Reverse       | I <sub>GSSR</sub>   | V <sub>GS</sub> =-20 V, V <sub>DS</sub> =0 V                               |      |      | -100 | nA   |
|                                     | _                   | V <sub>GS</sub> =10 V, I <sub>D</sub> =12 A                                |      | 9.2  | 12   | mΩ   |
| Drain-source on-state resistance    | R <sub>DS(on)</sub> | V <sub>GS</sub> =4.5 V, I <sub>D</sub> =8 A                                |      | 11.8 | 16   | mΩ   |
| Forward transconductance            | g <sub>fs</sub>     | V <sub>DS</sub> =5 V , I <sub>D</sub> =20A                                 |      | 35   |      | S    |
| Dynamic characteristics             |                     |                                                                            |      |      |      |      |
| Input capacitance                   | C <sub>iss</sub>    | V 00 V V 0 V                                                               |      | 1370 |      | pF   |
| Output capacitance                  | Coss                | $V_{DS} = 20 \text{ V}, V_{GS} = 0 \text{ V},$<br>$V_{DS} = 1 \text{ MHz}$ |      | 158  |      |      |
| Reverse transfer capacitance        | C <sub>rss</sub>    | - F = IMMZ                                                                 |      | 125  |      |      |
| Turn-on delay time                  | t <sub>d(on)</sub>  |                                                                            |      | 14.5 |      |      |
| Rise time                           | tr                  |                                                                            |      | 19.2 |      | - ns |
| Turn-off delay time                 | t <sub>d(off)</sub> | $V_{DD} = 20V, V_{GS} = 10V, I_D = 12 A$                                   |      | 61   |      |      |
| Fall time                           | t <sub>f</sub>      | -                                                                          |      | 27   |      |      |
| Gate resistance                     | Rg                  | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V, F=1MHz                           |      | 3.5  |      | Ω    |
| Gate charge characteristics         |                     |                                                                            |      |      | 1    |      |
| Gate to source charge               | Q <sub>gs</sub>     | V <sub>DS</sub> =20V, I <sub>D</sub> =12A,<br>V <sub>GS</sub> = 10V        |      | 7.1  |      |      |
| Gate to drain charge                | Q <sub>gd</sub>     |                                                                            |      | 2.9  |      | nC   |
| Gate charge total                   | Qg                  |                                                                            |      | 27.5 |      |      |
| Drain-Source diode characteristic   | s and Maxir         | num Ratings                                                                |      | '    | 1    |      |
| Continuous Source Current           | Is                  |                                                                            |      |      | 12   | А    |
| Pulsed Source Current <sup>3)</sup> | I <sub>SM</sub>     |                                                                            |      |      | 48   | А    |
| Diode Forward Voltage               | V <sub>SD</sub>     | V <sub>GS</sub> =0V, I <sub>S</sub> =10A, T <sub>J</sub> =25℃              |      |      | 1.2  | V    |
| Reverse Recovery Time               | t <sub>rr</sub>     | Is=12A,di/dt=100A/us, Tյ=25℃                                               |      | 21   |      | ns   |
| Reverse Recovery Charge             | Qrr                 |                                                                            |      | 7.8  |      | nC   |

#### Notes:

<sup>1:</sup> Repetitive Rating: Pulse width limited by maximum junction temperature.

<sup>2:</sup> Pulse Test: Pulse Width  $\leq$ 300  $\mu$  s, Duty Cycle  $\leq$ 2%.



# **Electrical Characteristics Diagrams**

Figure 1. Typ. Output Characteristics



Figure 2. Transfer Characteristics



Figure 3. Capacitance Characteristics



Figure 4. Gate Charge Waveform



Figure 5. Body-Diode Characteristics



Figure 6. Rdson-Drain Current



Gate-Source Voltage V<sub>GS</sub> (V)











## **Test Circuit & Waveform**

Figure 8. Gate Charge Test Circuit & Waveform





Figure 9. Resistive Switching Test Circuit & Waveforms



Figure 10. Unclamped Inductive Switching (UIS) Test Circuit & Waveform



Figure 11. Diode Recovery Circuit & Waveform



