

## **Description**

These N-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and with stand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency fast switching applications.

#### **Features**

- 45V, 15A,  $R_{DS(ON).max}=9m\Omega@V_{GS}=10V$
- Improved dv/dt capability
- Fast switching
- Green device available

## **Applications**

- Motor Drives
- UPS
- ♦ DC-DC Converter

## **Product Summary**

 $\begin{array}{ll} V_{DSS} & 45V \\ R_{DS(on).max} @\ V_{GS} {=}\ 10V & 9m\Omega \\ I_D & 15A \end{array}$ 

## **SOP-8 Pin Configuration**





SOP-8

Schematic

## Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Parameter                                           | Symbol            | Value       | Unit |
|-----------------------------------------------------|-------------------|-------------|------|
| Drain-Source Voltage                                | $V_{	extsf{DSS}}$ | 45          | V    |
| Continuous drain current ( T <sub>A</sub> = 25°C )  |                   | 15          | А    |
| Continuous drain current ( T <sub>A</sub> = 100°C ) | l <sub>D</sub>    | 9.6         | А    |
| Pulsed drain current <sup>1)</sup>                  | І <sub>DM</sub>   | 60          | А    |
| Gate-Source voltage                                 | $V_{GSS}$         | ±20         | V    |
| Power Dissipation ( T <sub>A</sub> = 25°C )         | P <sub>D</sub>    | 3.1         | W    |
| Storage Temperature Range                           | T <sub>STG</sub>  | -55 to +150 | °C   |
| Operating Junction Temperature Range                | TJ                | -55 to +150 | °C   |

#### **Thermal Characteristics**

| Parameter                               | Symbol           | Value | Unit |
|-----------------------------------------|------------------|-------|------|
| Thermal Resistance, Junction-to-Ambient | R <sub>θJA</sub> | 40    | °C/W |



**Package Marking and Ordering Information** 

| Device      | Device Package | Marking     |
|-------------|----------------|-------------|
| VSM15N04-S8 | SOP-8          | VSM15N04-S8 |

## Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted

| Parameter                           | Symbol              | Test Condition                                                       | Min. | Тур.  | Max. | Unit |
|-------------------------------------|---------------------|----------------------------------------------------------------------|------|-------|------|------|
| Static characteristics              | 1                   |                                                                      |      | I     |      | 1    |
| Drain-source breakdown voltage      | BV <sub>DSS</sub>   | V <sub>GS</sub> =0 V, I <sub>D</sub> =250uA                          | 45   |       |      | V    |
| Gate threshold voltage              | V <sub>GS(th)</sub> | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA             | 0.9  | 1.35  | 1.8  | V    |
| Drain-source leakage current        | I <sub>DSS</sub>    | V <sub>DS</sub> =45 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 25°C   |      |       | 1    | μΑ   |
|                                     |                     | V <sub>DS</sub> =36 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 125°C  |      |       | 10   | μA   |
| Gate leakage current, Forward       | I <sub>GSSF</sub>   | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0V                           |      |       | 100  | nA   |
| Gate leakage current, Reverse       | I <sub>GSSR</sub>   | V <sub>GS</sub> =-20 V, V <sub>DS</sub> =0V                          |      |       | -100 | nA   |
| Drain-source on-state resistance    | _                   | V <sub>GS</sub> =10 V, I <sub>D</sub> =10A                           |      | 6.8   | 9    | mΩ   |
|                                     | R <sub>DS(on)</sub> | V <sub>GS</sub> =4.5 V, I <sub>D</sub> =8A                           |      | 8.6   | 11.5 | mΩ   |
| Forward transconductance            | <b>g</b> fs         | V <sub>DS</sub> =5 V , I <sub>D</sub> =10A                           |      | 36    |      | S    |
| Dynamic characteristics             |                     |                                                                      |      |       |      |      |
| Input capacitance                   | C <sub>iss</sub>    | V 05.V.V 0.V                                                         |      | 2440  |      | pF   |
| Output capacitance                  | Coss                | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V,<br>F = 1MHz           |      | 190   |      |      |
| Reverse transfer capacitance        | Crss                |                                                                      |      | 126   |      |      |
| Turn-on delay time                  | t <sub>d(on)</sub>  |                                                                      |      | 14.4  |      | ns . |
| Rise time                           | t <sub>r</sub>      | V <sub>DD</sub> = 25V,V <sub>GS</sub> =10V, I <sub>D</sub> =10A      |      | 109.8 |      |      |
| Turn-off delay time                 | t <sub>d(off)</sub> |                                                                      |      | 322.2 |      |      |
| Fall time                           | t <sub>f</sub>      |                                                                      |      | 90.6  |      |      |
| Gate charge characteristics         |                     |                                                                      |      |       |      |      |
| Gate to source charge               | Q <sub>gs</sub>     |                                                                      |      | 8.6   |      |      |
| Gate to drain charge                | Q <sub>gd</sub>     | V <sub>DS</sub> =25V, I <sub>D</sub> =10A,<br>V <sub>GS</sub> = 10 V |      | 8.2   |      | nC   |
| Gate charge total                   | Qg                  |                                                                      |      | 49.3  |      | 1    |
| Drain-Source diode characteristic   | s and Maxi          | mum Ratings                                                          |      |       |      | •    |
| Continuous Source Current           | Is                  |                                                                      |      |       | 15   | А    |
| Pulsed Source Current               | I <sub>SM</sub>     | ]                                                                    |      |       | 60   | Α    |
| Diode Forward Voltage <sup>2)</sup> | V <sub>SD</sub>     | V <sub>GS</sub> =0V, I <sub>S</sub> =10A, T <sub>J</sub> =25℃        |      |       | 1.2  | V    |
| Reverse Recovery Time               | t <sub>rr</sub>     | I <sub>S</sub> =10A,di/dt=100A/us, T <sub>J</sub> =25℃               |      | 23.3  |      | ns   |
| Reverse Recovery Charge             | Qrr                 |                                                                      |      | 14.4  |      | nC   |

#### Notes:

- 1: Repetitive Rating: Pulse width limited by maximum junction temperature.
- 2: Pulse Test: Pulse Width  $\leq$ 300  $\mu$  s, Duty Cycle  $\leq$ 2%.



# **Electrical Characteristics Diagrams**

Figure 1. Typ. Output Characteristics

V<sub>cs</sub>=4V 4.5V, 6.5V, 8V,10V

From Bottom to Top

V<sub>cs</sub>=3V

V<sub>cs</sub>=3V

V<sub>cs</sub>=2.5V

Drain-source voltage V<sub>DS</sub> (V)













In descending order 10 D=Ton/T D=0.5, 0.3, 0.1, 0.05, 0.02, 0.01, single pulse T<sub>J,PK</sub>=T<sub>A</sub>+P<sub>DM</sub>.Z<sub>6JA</sub>.R<sub>6JA</sub> Normalized Transient Thermal Resistance 0.1 Single Pulse 0.01 0.00001 0.0001 0.001 0.01 0.1 10 100 1000

Pulse Width t (s)

Figure 9. Normalized Maximum Transient Thermal Impedance (RthJA)



### **Test Circuit & Waveform**

Figure 8. Gate Charge Test Circuit & Waveform





Figure 9. Resistive Switching Test Circuit & Waveforms





Figure 10. Unclamped Inductive Switching (UIS) Test Circuit & Waveform





Figure 11. Diode Recovery Circuit & Waveform



