

#### **Description**

These N-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and with stand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency fast switching applications.

#### **Features**

- $50V,32A,R_{DS(ON).max}=23m\Omega@V_{GS}=10V$
- Improved dv/dt capability
- Fast switching
- ♦ 100% EAS Guaranteed
- Green device available

## **Applications**

- Motor Drives
- ◆ UPS
- ♦ DC-DC Converter

#### **Product Summary**

 $\begin{array}{ll} V_{DSS} & 50V \\ R_{DS(on).max} @\ V_{GS} {=} 10V & 23m\Omega \\ I_D & 32A \end{array}$ 

## **Pin Configuration**



## Absolute Maximum Ratings Tc = 25°C unless otherwise noted

| Parameter                                           | Symbol           | Value       | Unit |
|-----------------------------------------------------|------------------|-------------|------|
| Drain-Source Voltage                                | V <sub>DSS</sub> | 50          | V    |
| Continuous drain current ( T <sub>C</sub> = 25°C )  |                  | 32          | A    |
| Continuous drain current ( T <sub>C</sub> = 100°C ) | - I <sub>D</sub> | 20          | A    |
| Pulsed drain current <sup>1)</sup>                  | Ірм              | 128         | А    |
| Gate-Source voltage                                 | V <sub>GSS</sub> | ±20         | V    |
| Avalanche energy <sup>2)</sup>                      | Eas              | 25          | mJ   |
| Power Dissipation ( T <sub>C</sub> = 25°C )         | P <sub>D</sub>   | 50          | W    |
| Storage Temperature Range                           | T <sub>STG</sub> | -55 to +150 | °C   |
| Operating Junction Temperature Range                | TJ               | -55 to +150 | °C   |

#### **Thermal Characteristics**

| Parameter                            | Symbol | Value | Unit |
|--------------------------------------|--------|-------|------|
| Thermal Resistance, Junction-to-Case | Rejc   | 2.5   | °C/W |



**Package Marking and Ordering Information** 

| Device      | Device Package | Marking     |
|-------------|----------------|-------------|
| VSM32N05-T2 | TO-252         | VSM32N05-T2 |
| VSM32N05-T1 | TO-251         | VSM32N05-T1 |

# Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted

| Parameter                           | Symbol              | Test Condition                                                        | Min. | Тур. | Max. | Unit |
|-------------------------------------|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| Static characteristics              |                     |                                                                       |      |      |      | .1   |
| Drain-source breakdown voltage      | BV <sub>DSS</sub>   | V <sub>GS</sub> =0 V, I <sub>D</sub> =250uA                           | 50   |      |      | V    |
| Gate threshold voltage              | V <sub>GS(th)</sub> | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA              | 1.0  |      | 2.0  | V    |
| Drain-source leakage current        | IDSS                | V <sub>DS</sub> =50 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 25°C    |      |      | 1    | μΑ   |
|                                     |                     | V <sub>DS</sub> =40 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 125°C   |      |      | 10   | μА   |
| Gate leakage current, Forward       | I <sub>GSSF</sub>   | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0 V                           |      |      | 100  | nA   |
| Gate leakage current, Reverse       | I <sub>GSSR</sub>   | V <sub>GS</sub> =-20 V, V <sub>DS</sub> =0 V                          |      |      | -100 | nA   |
| Drain-source on-state resistance    |                     | V <sub>GS</sub> =10 V, I <sub>D</sub> =15 A                           |      | 17   | 23   | mΩ   |
|                                     | R <sub>DS(on)</sub> | V <sub>GS</sub> =4.5 V, I <sub>D</sub> =10 A                          |      | 21   | 28   | mΩ   |
| Forward transconductance            | g <sub>fs</sub>     | V <sub>DS</sub> =5 V , I <sub>D</sub> =20A                            |      | 52   |      | S    |
| Dynamic characteristics             |                     |                                                                       |      |      |      |      |
| Input capacitance                   | C <sub>iss</sub>    | V 05.V.V 0.V                                                          |      | 956  |      |      |
| Output capacitance                  | Coss                | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V},$ $F = 1 \text{MHz}$     |      | 80   |      | pF   |
| Reverse transfer capacitance        | Crss                | - F - 11V1D2                                                          |      | 65   |      |      |
| Turn-on delay time                  | t <sub>d(on)</sub>  |                                                                       |      | 15   |      | ns   |
| Rise time                           | tr                  | \ \ - 25\\\\ -10\\\ \ -15A                                            |      | 22   |      |      |
| Turn-off delay time                 | t <sub>d(off)</sub> | $-V_{DD} = 25V, V_{GS} = 10V, I_{D} = 15A$                            |      | 45   |      |      |
| Fall time                           | t <sub>f</sub>      |                                                                       |      | 22   |      |      |
| Gate resistance                     | Rg                  | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V, F=1MHz                      |      | 3.0  |      | Ω    |
| Gate charge characteristics         |                     |                                                                       |      |      |      |      |
| Gate to source charge               | Q <sub>gs</sub>     |                                                                       |      | 6.2  |      |      |
| Gate to drain charge                | $Q_{gd}$            | V <sub>DS</sub> =25 V, I <sub>D</sub> =15A,<br>V <sub>GS</sub> = 10 V |      | 3.1  |      | nC   |
| Gate charge total                   | Qg                  |                                                                       |      | 21.5 |      |      |
| Drain-Source diode characteristic   | s and Maxir         | num Ratings                                                           |      |      |      |      |
| Continuous Source Current           | Is                  |                                                                       |      |      | 32   | А    |
| Pulsed Source Current <sup>3)</sup> | I <sub>SM</sub>     |                                                                       |      |      | 128  | А    |
| Diode Forward Voltage               | V <sub>SD</sub>     | V <sub>GS</sub> =0V, I <sub>S</sub> =15A, T <sub>J</sub> =25°C        |      |      | 1.2  | V    |
| Reverse Recovery Time               | t <sub>rr</sub>     | I <sub>s</sub> =15A,di/dt=100A/us, T <sub>J</sub> =25℃                |      | 17.3 |      | ns   |
| Reverse Recovery Charge             | Qrr                 |                                                                       |      | 4.9  |      | nC   |

#### Notes

- 1: Repetitive Rating: Pulse width limited by maximum junction temperature.
- 2:  $V_{DD}$ =25V,  $V_{GS}$ =10V, L=0.5mH,  $I_{AS}$ =10A,  $R_G$ =25 $\Omega$ , Starting  $T_J$ =25 $^{\circ}$ C.
- 3: Pulse Test: Pulse Width  $\leq 300 \, \mu \, \text{s}$ , Duty Cycle  $\leq 2\%$ .



#### **Electrical Characteristics Diagrams**

Figure 1. Typ. Output Characteristics



Figure 2. Transfer Characteristics



Figure 3. Capacitance Characteristics



Figure 4. Gate Charge Waveform



Figure 5. Body-Diode Characteristics



Figure 6. Rdson-Drain Current







Figure 8. Maximum Safe Operating Area



Figure 6. Normalized Maximum Transient Thermal Impedance (RthJC)





#### **Test Circuit & Waveform**

Figure 8. Gate Charge Test Circuit & Waveform





Figure 9. Resistive Switching Test Circuit & Waveforms





Figure 10. Unclamped Inductive Switching (UIS) Test Circuit & Waveform





Figure 11. Diode Recovery Circuit & Waveform



