

## **Description**

These N-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and with stand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency fast switching applications.

### **Features**

- 45V, 5A,  $R_{DS(ON).max}$ =30m $\Omega$ @ $V_{GS}$ =10V
- Improved dv/dt capability
- Fast switching
- Green device available

### **Applications**

- Motor Drives
- UPS
- ♦ DC-DC Converter

## **Product Summary**

 $\begin{array}{ll} V_{DSS} & 45V \\ R_{DS(on).max} @ V_{GS} {=} 10V & 30 m\Omega \\ I_D & 5A \end{array}$ 

## **SOP-8 Pin Configuration**





SOP-8

Schematic

# Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Parameter                                           | Symbol            | Value       | Unit |
|-----------------------------------------------------|-------------------|-------------|------|
| Drain-Source Voltage                                | $V_{	extsf{DSS}}$ | 45          | V    |
| Continuous drain current ( T <sub>A</sub> = 25°C )  |                   | 5           | А    |
| Continuous drain current ( T <sub>A</sub> = 100°C ) | l <sub>D</sub>    | 3.2         | А    |
| Pulsed drain current <sup>1)</sup>                  | І <sub>DM</sub>   | 20          | А    |
| Gate-Source voltage                                 | $V_{GSS}$         | ±20         | V    |
| Power Dissipation ( T <sub>A</sub> = 25°C )         | P <sub>D</sub>    | 1.3         | W    |
| Storage Temperature Range                           | T <sub>STG</sub>  | -55 to +150 | °C   |
| Operating Junction Temperature Range                | TJ                | -55 to +150 | °C   |

### **Thermal Characteristics**

| Parameter                               | Symbol | Value | Unit |
|-----------------------------------------|--------|-------|------|
| Thermal Resistance, Junction-to-Ambient | ReJA   | 96    | °C/W |



**Package Marking and Ordering Information** 

| Device     | Device Package | Marking    |
|------------|----------------|------------|
| VSM5N04-S8 | SOP-8          | VSM5N04-S8 |

# **Electrical Characteristics** T<sub>J</sub> = 25°C unless otherwise noted

| Electrical Characteristics          | 1) = 25 C unie      | T <sub>J</sub> = 25°C unless otherwise noted                       |      |      |      |      |
|-------------------------------------|---------------------|--------------------------------------------------------------------|------|------|------|------|
| Parameter                           | Symbol              | Test Condition                                                     | Min. | Тур. | Max. | Unit |
| Static characteristics              |                     |                                                                    |      |      |      |      |
| Drain-source breakdown voltage      | BV <sub>DSS</sub>   | V <sub>GS</sub> =0 V, I <sub>D</sub> =250uA                        | 45   |      |      | V    |
| Gate threshold voltage              | V <sub>GS(th)</sub> | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA           | 1.0  |      | 2.0  | V    |
| Drain-source leakage current        | I <sub>DSS</sub>    | V <sub>DS</sub> =45V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 25°C  |      |      | 1    | μА   |
|                                     |                     | V <sub>DS</sub> =36V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 125°C |      |      | 10   | μΑ   |
| Gate leakage current, Forward       | I <sub>GSSF</sub>   | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0V                         |      |      | 100  | nA   |
| Gate leakage current, Reverse       | I <sub>GSSR</sub>   | V <sub>GS</sub> =-20 V, V <sub>DS</sub> =0V                        |      |      | -100 | nA   |
| Drain-source on-state resistance    | _                   | V <sub>GS</sub> =10 V, I <sub>D</sub> =5A                          |      | 25   | 30   | mΩ   |
|                                     | R <sub>DS(on)</sub> | V <sub>GS</sub> =4.5 V, I <sub>D</sub> =4A                         |      | 30   | 45   | mΩ   |
| Forward transconductance            | g <sub>fs</sub>     | V <sub>DS</sub> =5 V , I <sub>D</sub> =5A                          |      | 9.9  |      | S    |
| Dynamic characteristics             |                     |                                                                    |      |      |      |      |
| Input capacitance                   | C <sub>iss</sub>    |                                                                    |      | 597  |      | pF   |
| Output capacitance                  | Coss                | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V},$ $F = 1 \text{MHz}$  |      | 56   |      |      |
| Reverse transfer capacitance        | C <sub>rss</sub>    | - F = IIVIMZ                                                       |      | 43   |      |      |
| Turn-on delay time                  | t <sub>d(on)</sub>  |                                                                    |      | 13.5 |      | - ns |
| Rise time                           | t <sub>r</sub>      | V <sub>DD</sub> = 25V,V <sub>GS</sub> =10V, I <sub>D</sub> =5A     |      | 12   |      |      |
| Turn-off delay time                 | t <sub>d(off)</sub> |                                                                    |      | 43   |      |      |
| Fall time                           | t <sub>f</sub>      |                                                                    |      | 11   |      |      |
| Gate charge characteristics         |                     |                                                                    |      |      |      | •    |
| Gate to source charge               | Q <sub>gs</sub>     |                                                                    |      | 3.3  |      | nC   |
| Gate to drain charge                | Q <sub>gd</sub>     | V <sub>DS</sub> =25V, I <sub>D</sub> =5A,                          |      | 1.6  |      |      |
| Gate charge total                   | Qg                  | - V <sub>GS</sub> = 10 V                                           |      | 12.3 |      |      |
| Drain-Source diode characteristic   | s and Maxi          | mum Ratings                                                        |      | 1    |      | '    |
| Continuous Source Current           | Is                  |                                                                    |      |      | 5    | А    |
| Pulsed Source Current               | Ism                 |                                                                    |      |      | 20   | А    |
| Diode Forward Voltage <sup>2)</sup> | V <sub>SD</sub>     | V <sub>GS</sub> =0V, I <sub>S</sub> =5A, T <sub>J</sub> =25°C      |      |      | 1.2  | V    |
| Reverse Recovery Time               | t <sub>rr</sub>     |                                                                    |      | 18.5 |      | ns   |
| Reverse Recovery Charge             | Qrr                 | ls=5A,di/dt=100A/us, T <sub>J</sub> =25℃                           |      | 6.5  |      | nC   |

### Notes:

- 1: Repetitive Rating: Pulse width limited by maximum junction temperature.
- 2: Pulse Test: Pulse Width  $\leq$ 300  $\mu$  s, Duty Cycle  $\leq$ 2%.



## **Electrical Characteristics Diagrams**

Figure 1. Typ. Output Characteristics 40 Common Source T<sub>A</sub> = 25°C Pulse test V<sub>GS</sub>=10V V<sub>GS</sub>=8V 30 Drain current I<sub>D</sub> (A) V<sub>GS</sub>=5V 20 V<sub>GS</sub>=4V 10 V<sub>GS</sub>=3V

Figure 2. Transfer Characteristics 50 Common Source V<sub>DS</sub>=5 V Pulse test 40 Drain current I<sub>D</sub> (A) 30 125°C 20 25°C 10 1.5 3.0 4.0 4.5 1.0 2.5 3.5 5.0 Gate-source voltage  $V_{GS}(V)$ 

Figure 3. Capacitance Characteristics

2

Drain-source voltage V<sub>DS</sub> (V)









5



Figure 7. Rdson-Junction Temperature(°C)



Figure 8. Maximum Safe Operating Area



Figure 9. Normalized Maximum Transient Thermal Impedance (RthJA)



Pulse Width t (s)



## **Test Circuit & Waveform**

Figure 8. Gate Charge Test Circuit & Waveform





Figure 9. Resistive Switching Test Circuit & Waveforms





Figure 10. Unclamped Inductive Switching (UIS) Test Circuit & Waveform





Figure 11. Diode Recovery Circuit & Waveform



