

### **Description**

These N-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and with stand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency fast switching applications.

#### **Features**

- 60V, 5A,  $R_{DS(ON).max}$ =34m $\Omega$ @ $V_{GS}$ =10V
- Improved dv/dt capability
- Fast switching
- Green device available

## **Applications**

- Motor Drives
- UPS
- DC-DC Converter

### **Product Summary**

 $\begin{array}{ll} V_{DSS} & 60V \\ R_{DS(on).max} \textcircled{0} \ V_{GS} = 10V & 34m\Omega \\ I_{D} & 5A \end{array}$ 

## **SOP-8 Pin Configuration**





SOP-8

Schematic

### Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Parameter                                           | Symbol           | Value       | Unit |
|-----------------------------------------------------|------------------|-------------|------|
| Drain-Source Voltage                                | V <sub>DSS</sub> | 60          | V    |
| Continuous drain current ( T <sub>A</sub> = 25°C )  |                  | 5           | А    |
| Continuous drain current ( T <sub>A</sub> = 100°C ) | l <sub>D</sub>   | 3.5         | А    |
| Pulsed drain current <sup>1)</sup>                  | І                | 20          | А    |
| Gate-Source voltage                                 | V <sub>GSS</sub> | ±20         | ٧    |
| Power Dissipation ( T <sub>A</sub> = 25°C )         | P <sub>D</sub>   | 2           | W    |
| Storage Temperature Range                           | T <sub>STG</sub> | -55 to +150 | °C   |
| Operating Junction Temperature Range                | TJ               | -55 to +150 | °C   |

#### **Thermal Characteristics**

| Parameter                               | Symbol | Value | Unit |
|-----------------------------------------|--------|-------|------|
| Thermal Resistance, Junction-to-Ambient | Reja   | 62.5  | °C/W |



**Package Marking and Ordering Information** 

| Device     | Device Package | Marking    |
|------------|----------------|------------|
| VSM5N06-S8 | SOP-8          | VSM5N06-S8 |

# Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted

| Parameter                           | Symbol              | Test Condition                                                      | Min. | Тур. | Max. | Unit |
|-------------------------------------|---------------------|---------------------------------------------------------------------|------|------|------|------|
| Static characteristics              | 1                   |                                                                     |      | I    |      | 1    |
| Drain-source breakdown voltage      | BV <sub>DSS</sub>   | V <sub>GS</sub> =0 V, I <sub>D</sub> =250uA                         | 60   |      |      | V    |
| Gate threshold voltage              | V <sub>GS(th)</sub> | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA            | 0.9  | 1.4  | 1.9  | V    |
| Drain-source leakage current        |                     | V <sub>DS</sub> =60 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 25°C  |      |      | 1    | μΑ   |
|                                     | I <sub>DSS</sub>    | V <sub>DS</sub> =48 V, V <sub>GS</sub> =0 V, T <sub>J</sub> = 125°C |      |      | 10   | μΑ   |
| Gate leakage current, Forward       | I <sub>GSSF</sub>   | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0V                          |      |      | 100  | nA   |
| Gate leakage current, Reverse       | I <sub>GSSR</sub>   | V <sub>GS</sub> =-20 V, V <sub>DS</sub> =0V                         |      |      | -100 | nA   |
| Drain-source on-state resistance    | _                   | V <sub>GS</sub> =10 V, I <sub>D</sub> =5A                           |      | 27   | 34   | mΩ   |
|                                     | R <sub>DS(on)</sub> | V <sub>GS</sub> =4.5 V, I <sub>D</sub> =4A                          |      | 31   | 42   | mΩ   |
| Forward transconductance            | <b>g</b> fs         | V <sub>DS</sub> =5 V , I <sub>D</sub> =5A                           |      | 11   |      | S    |
| Dynamic characteristics             |                     |                                                                     |      |      |      |      |
| Input capacitance                   | C <sub>iss</sub>    |                                                                     |      | 858  |      | pF   |
| Output capacitance                  | Coss                | $V_{DS} = 30 \text{ V}, V_{GS} = 0 \text{ V},$ $F = 1 \text{MHz}$   |      | 63.4 |      |      |
| Reverse transfer capacitance        | Crss                | - F - 11VIDZ                                                        |      | 50.8 |      |      |
| Turn-on delay time                  | t <sub>d(on)</sub>  |                                                                     |      | 14.2 |      | ns   |
| Rise time                           | t <sub>r</sub>      | V <sub>DD</sub> = 30V,V <sub>GS</sub> =10V, I <sub>D</sub> =5A      |      | 85.6 |      |      |
| Turn-off delay time                 | t <sub>d(off)</sub> |                                                                     |      | 56.6 |      |      |
| Fall time                           | t <sub>f</sub>      |                                                                     |      | 18.5 |      |      |
| Gate charge characteristics         |                     |                                                                     |      |      |      |      |
| Gate to source charge               | Q <sub>gs</sub>     |                                                                     |      | 3.7  |      |      |
| Gate to drain charge                | Q <sub>gd</sub>     | $V_{DS}$ =30V, $I_D$ =10A, $V_{GS}$ = 10 V                          |      | 3.6  |      | nC   |
| Gate charge total                   | Qg                  |                                                                     |      | 20.4 |      | 1    |
| Drain-Source diode characteristic   | s and Maxi          | mum Ratings                                                         |      |      |      | •    |
| Continuous Source Current           | Is                  |                                                                     |      |      | 5    | А    |
| Pulsed Source Current               | I <sub>SM</sub>     | ]                                                                   |      |      | 20   | А    |
| Diode Forward Voltage <sup>2)</sup> | V <sub>SD</sub>     | V <sub>GS</sub> =0V, I <sub>S</sub> =5A, T <sub>J</sub> =25°C       |      |      | 1.2  | V    |
| Reverse Recovery Time               | t <sub>rr</sub>     | I <sub>S</sub> =5A,di/dt=100A/us, T <sub>J</sub> =25℃               |      | 24   |      | ns   |
| Reverse Recovery Charge             | Qrr                 |                                                                     |      | 12   |      | nC   |

#### Notes:

- 1: Repetitive Rating: Pulse width limited by maximum junction temperature.
- 2: Pulse Test: Pulse Width  $\leq$ 300  $\mu$  s, Duty Cycle  $\leq$ 2%.



## **Electrical Characteristics Diagrams**

Figure 1. Typ. Output Characteristics



Figure 3. Capacitance Characteristics





Figure 2. Transfer Characteristics



Figure 4. Gate Charge Waveform



Figure 6. Rdson-Drain Current







0.01 └─ 1E-5

1E-4

1E-3

0.01

Figure 8. Maximum Safe Operating Area

100

(V)

1 tuest of the property of th

Drain-Source Voltage  $V_{_{DS}}$  (V)

D=Ton/T
T<sub>J,PK</sub>=T<sub>C</sub>+P<sub>DM</sub>.Z<sub>e,JC</sub>.R<sub>e,ic</sub>
R<sub>e,JC</sub>=62.5°C/W

0.1

D=Ton/T
T<sub>J,PK</sub>=T<sub>C</sub>+P<sub>DM</sub>.Z<sub>e,JC</sub>.R<sub>e,ic</sub>
D=0.5, 0.3, 0.1, 0.05, 0.02, 0.01, single pulse

Single Pulse

0.1

Pulse Width t (s)

1

10

100

1000

Figure 9. Normalized Maximum Transient Thermal Impedance (RthJA)



### **Test Circuit & Waveform**

Figure 10. Gate Charge Test Circuit & Waveform





Figure 11. Resistive Switching Test Circuit & Waveforms





Figure 12. Unclamped Inductive Switching (UIS) Test Circuit & Waveform





Figure 13. Diode Recovery Circuit & Waveform



