## Lecture 5: Projects 1 and 2

# UC San Diego JACOBS SCHOOL OF ENGINEERING Electrical and Computer Engineering

#### Fibonacci Calculator: 3 States

```
module fibonacci calculator (input logic clk, reset n,
                               input logic [4:0] input s,
                               input logic begin fibo,
                              output logic [15:0] fibo out,
                              output logic done);
  enum logic [1:0] {IDLE=2'b00, COMPUTE=2'b01, DONE=2'b10} state;
  logic [4:0] count;
  logic [15:0] R0, R1;
 always_ff @(posedge clk, negedge reset_n)
 begin
    if (!reset_n) begin
      state <= IDLE;
      done <= 0;
    end else
      case (state)
                                      in clocked always stmts,
          if (begin fibo) begin
                                      D-FFs keep track of
            count <= input s;</pre>
                                      previous value, so the
            R0 <= 1;
                                      missing "else" part will
            R1 <= 0;
                                      just keep "state" at
            state <= COMPUTE;</pre>
          end
                                      IDLE.
```

```
compute:

if (count > 1) begin

count <= count - 1;

R0 <= R0 + R1;

R1 <= R0;

end else begin

state <= DONE;

done <= 1;

fibo_out <= R0;

end

DONE:

state <= IDLE;

endcase

end

endmodule
```

#### Fibonacci Calculator: 2 States

```
module fibonacci calculator (input logic clk, reset n,
                               input logic [4:0] input s,
                               input logic begin fibo,
                              output logic [15:0] fibo out,
                              output logic done);
    enum logic {IDLE=1'b0, COMPUTE=1'b1} state;
    logic [4:0] count;
    logic [15:0] R0, R1;
                                                                            \rightarrow COMPUTE:
    assign done = (count == 1); no FFs will be generated
                                                                                 if (count > 1) begin
                                                                                   count <= count - 1;</pre>
                                                                                   R0 \le R0 + R1;
                                                                                   R1 <= R0;
    always ff @(posedge clk, negedge reset n)
                                                                                 end else
    begin
                                                                                   state <= IDLE;</pre>
          if (!reset n) begin
                                                                            endcase
               state <= IDLE;</pre>
                                                                        end
               count <= 0;
                                                                      endmodule
          end else case (state)
               IDLE:
                     if (begin fibo) begin
                         count <= input s;</pre>
                         R0 <= 1;
                         R1 <= 0;
                          state <= COMPUTE;
                                                                                                       3
                     end -
```

#### Fibonacci Calculator: No State

```
module fibonacci calculator (input logic clk, reset n,
                              input logic [4:0] input s,
                              input logic begin fibo,
                             output logic [15:0] fibo out,
                             output logic done);
   logic [4:0] count;
   logic [15:0] RO, R1;
   assign done = (count == 1); no FFs will be generated
   always_ff @(posedge clk, negedge reset_n) begin
          if (!reset n)
              count <= 0;
          else begin
              if (begin fibo) begin
                    count <= input s;</pre>
                    R0 <= 1;
                    R1 <= 0;
              end else if (count > 1) begin
                    count <= count - 1;
                    R0 \le R0 + R1;
                    R1 \leq R0;
              end
          end
   end
endmodule
```

4

### Fibonacci Calculator: Logic Only

```
module fibonacci calculator (input logic clk, reset n,
                              input logic [4:0] input s,
                              input logic begin fibo,
                             output logic [15:0] fibo out,
                             output logic done);
   function logic [15:0] myfibo (input logic [4:0] n);
       logic [15:0] F[0:31]; // can also be written as F[31:0] or F[32]
       begin
           F[0] = 0;
                                                                            This logic simplifies
           F[1] = 1;
           for (int i = 2; i \le 31; i++) begin
               F[i] = F[i-1] + F[i-2];
           myfibo = F[n]; // this will be implemented as 32:1 MUX
       end
    endfunction
   assign done = 1;
   assign fibo out = myfibo(input s);
endmodule
```

5

#### Blocking vs. Nonblocking Assignment

- For always\_ff statements, use nonblocking assignments (<=)</li>
  - All nonblocking assignments happen together at the end after next clock tick. e.g.,

```
always_ff@(posedge clk) begin
...
  q <= q + 1;
end</pre>
```

a flip-flop gets created for "q", RHS (q+1) is current value of the "q" flip-flop, and LHS ( $q \le ...$ ) means the "q" flip-flop gets updated on next clock tick.

- For always\_comb statements, use blocking assignment (=)
  - All blocking assignments happen in order of appearance. e.g.,

```
always_comb begin
   t = a & b;
   f = t & c;
end
```

a wire gets generated for "t" as output of the AND-gate a & b.

Using or mixing blocking assignment (=) in always\_ff or nonblocking assignment
 (<=) in always comb possible, but not recommended.</li>

### **Using Functions**

- You can use a function to "encapsulate" a large chunk of logic statements using blocking assignments (=).
- Then you can instantiate the function from within an always\_ff statement using nonblocking assignments (<=).</li>

```
function logic [159:0] add4(input logic [31:0] a, b, c, d);
    ...
endfunction

always_ff @(posedge clk, negedge reset_n) begin
    if (!reset_n) begin
    ...
    end else begin
    ...
    f <= add4(a, b, c, d);
    ...
    end
end</pre>
```

7

### RTL Example Revisited

```
module rtl example (input logic clk, reset n,
                                                  always ff@(posedge clk, negedge reset n)
                input logic [7:0] a, b,
                                                    if (!reset n) begin
                output logic [7:0] f, count);
                                                     count \leq 0;
                                                      d <= 0;
  // default encoding:
                                                      state <= s0;
  // s0=2'b00, s1=2'b01, s2=2'b10
                                                    end else begin
  enum logic [1:0] {s0, s1, s2} state;
                                                     case (state)
  logic [7:0] c, t;
                                                      s0: begin
                                                            count <= 0;
  function logic [7:0] myinc(input logic [7:0] x);
                                                            d <= 0;
    logic [7:0] sum;
                                                            state <= s1;
    logic c; // this is an internal c
                                                          end
                                                      s1: begin
    c = 1;
                                                            count <= count + 1;</pre>
    for (int i = 0; i < 8; i++) begin
                                                            d \le a + b;
        sum[i] = x[i] ^ c;
                                                            state <= s2;
        c = c & x[i];
                                                           end
                                                      s2: begin
    end
   myinc = sum;

    count <= myinc(count);</pre>
                                                            d \le a - b;
                                                            state <= s0;
  endfunction
 always comb
                                                       endcase
 begin
                                                    end
   t = c << 1;
    f = t + 1;
                                                  endmodule
  end
```

### Project 2: Byte Rotation

 The goal of this project is to learn about the memory model that we will be using for our remaining projects.

9

### Byte Rotation

- Suppose each memory word is 32-bits, comprising of 4 bytes.
- Write back to memory with each memory word left-rotated by one byte.
- Example (word shown in hexadecimal):

```
M[0] = 32'h01234567
M[1] = 32'h02468ace
```

Each "hexadecimal" digit is 4 bits. e.g., "67" means "0110\_0111" (8 bits)

 Write back to memory with "most significant byte" left-rotated to the "least significant byte" position.

```
M[100] = 32'h23456701
M[111] = 32'h468ace02
```

#### Module Interface

- Wait in idle state for start, read message starting at message\_addr, left-rotate each word by one byte, and write output to memory starting at output\_addr.
- The message\_addr and output\_addr are word addresses.
- The size is given in number of words.



#### Module Interface

• Your assignment is to design the yellow box:



### Memory Model

- To read from the memory:
  - Set mem\_addr = 0x0000, mem\_we = 0
  - At next clock cycle, read data from mem\_read\_data
- To write to the memory:
  - Set mem\_addr = 0x0004, mem\_we = 1, mem\_write\_data = data that you wish to write



## Memory Model

- You can issue a new read or write command every cycle, <u>but</u> you have to wait for next cycle for data to be available on <u>mem\_read\_data</u> for a <u>read</u> command.
- <u>Be careful</u> that if you set <u>mem\_addr</u> and <u>mem\_we</u> inside <u>always\_ff</u> block, compiler will produce flip-flops for them, which means external memory will not see the address and write-enable until another cycle later.



14

#### Be Careful

#### THIS IS INCORRECT

15

#### Be Careful

#### Have to wait an extra cycle

### But we can pipeline the memory

```
case (state)
     S0: begin
             mem we \leq 0;
             mem addr <= 100;
             state <= S1;
     end
     S1: begin
             mem we \leq 0;
             mem addr <= 101;
             state <= S2;
     end
     S2: begin
             value <= mem read data; // for addr 100</pre>
             state <= S3;
     end
     S3: begin
             value <= mem read data; // for addr 101 <</pre>
             state <= S4;
                                                                    17
```

### Byte Rotation

Use this function

```
function logic [31:0] byte_rotate(input logic [31:0] value);
    byte_rotate = {value[23:16], value[15:8], value[7:0], value[31:24]};
endfunction
```

In your SystemVerilog code, you can do something like this:

```
mem_write_data <= byte_rotate(mem_read_data);</pre>
```

### Project 2

- Use the provided "tb\_byte\_rotation.sv" testbench.
- Name your file "byte\_rotation.sv".

19

### Your Design Should Produce This

• Testbench will internally generate a 16-word message:

| This is shown in                   | starting message   | converted message      |
|------------------------------------|--------------------|------------------------|
| hexidecimal where "01" is a "byte" | • <b>01</b> 234567 | 234567 <mark>01</mark> |
|                                    | 02468ace           | 468ace02               |
|                                    | 048d159c           | 8d159c04               |
| These are not                      | 091a2b38           | 1a2b3809               |
| shown as ASCii                     | 12345670           | 34567012               |
| characters                         | 2468ace0           | 68ace024               |
|                                    | 48d159c0           | d159c048               |
|                                    | 91a2b380           | a2b38091               |
|                                    | 23456701           | 45670123               |
|                                    | 468ace02           | 8ace0246               |
|                                    | 8d159c04           | 159c048d               |
|                                    | 1a2b3809           | 2b38091a               |
|                                    | 34567012           | 56701234               |
|                                    | 68ace024           | ace02468               |
|                                    | d159c048           | 59c048d1               |
|                                    | a2b38091           | b38091a2               |

20