

#### **USER'S GUIDE**

# **Apollo4 Family Software Development Kit (SDK)**

Ultra-Low Power Apollo SoC Family
A-SOCAP4-UGGA06EN v1.0



## **Legal Information and Disclaimers**

AMBIQ MICRO INTENDS FOR THE CONTENT CONTAINED IN THE DOCUMENT TO BE ACCURATE AND RELIABLE. THIS CONTENT MAY, HOWEVER, CONTAIN TECHNICAL INACCURACIES, TYPOGRAPHICAL ERRORS OR OTHER MISTAKES. AMBIQ MICRO MAY MAKE CORRECTIONS OR OTHER CHANGES TO THIS CONTENT AT ANY TIME. AMBIQ MICRO AND ITS SUPPLIERS RESERVE THE RIGHT TO MAKE CORRECTIONS, MODIFICATIONS, ENHANCEMENTS, IMPROVEMENTS AND OTHER CHANGES TO ITS PRODUCTS, PROGRAMS AND SERVICES AT ANY TIME OR TO DISCONTINUE ANY PRODUCTS, PROGRAMS, OR SERVICES WITHOUT NOTICE.

THE CONTENT IN THIS DOCUMENT IS PROVIDED "AS IS". AMBIQ MICRO AND ITS RESPECTIVE SUPPLIERS MAKE NO REPRESENTATIONS ABOUT THE SUITABILITY OF THIS CONTENT FOR ANY PURPOSE AND DISCLAIM ALL WARRANTIES AND CONDITIONS WITH REGARD TO THIS CONTENT, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES AND CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHT.

AMBIQ MICRO DOES NOT WARRANT OR REPRESENT THAT ANY LICENSE, EITHER EXPRESS OR IMPLIED, IS GRANTED UNDER ANY PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT OF AMBIQ MICRO COVERING OR RELATING TO THIS CONTENT OR ANY COMBINATION, MACHINE, OR PROCESS TO WHICH THIS CONTENT RELATE OR WITH WHICH THIS CONTENT MAY BE USED.

USE OF THE INFORMATION IN THIS DOCUMENT MAY REQUIRE A LICENSE FROM A THIRD PARTY UNDER THE PATENTS OR OTHER INTELLECTUAL PROPERTY OF THAT THIRD PARTY, OR A LICENSE FROM AMBIQ MICRO UNDER THE PATENTS OR OTHER INTELLECTUAL PROPERTY OF AMBIQ MICRO.

INFORMATION IN THIS DOCUMENT IS PROVIDED SOLELY TO ENABLE SYSTEM AND SOFTWARE IMPLEMENTERS TO USE AMBIQ MICRO PRODUCTS. THERE ARE NO EXPRESS OR IMPLIED COPYRIGHT LICENSES GRANTED HEREUNDER TO DESIGN OR FABRICATE ANY INTEGRATED CIRCUITS OR INTEGRATED CIRCUITS BASED ON THE INFORMATION IN THIS DOCUMENT. AMBIQ MICRO RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN. AMBIQ MICRO MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR DOES AMBIO MICRO ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT, AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES. "TYPICAL" PARAMETERS WHICH MAY BE PROVIDED IN AMBIQ MICRO DATA SHEETS AND/OR SPECIFICATIONS CAN AND DO VARY IN DIFFERENT APPLICATIONS AND ACTUAL PERFORMANCE MAY VARY OVER TIME. ALL OPERATING PARAMETERS, INCLUDING "TYPICALS" MUST BE VALIDATED FOR EACH CUSTOMER APPLICATION BY CUSTOMER'S TECHNICAL EXPERTS. AMBIQ MICRO DOES NOT CONVEY ANY LICENSE UNDER NEITHER ITS PATENT RIGHTS NOR THE RIGHTS OF OTHERS. AMBIQ MICRO PRODUCTS ARE NOT DESIGNED, INTENDED, OR AUTHORIZED FOR USE AS COMPONENTS IN SYSTEMS INTENDED FOR SURGICAL IMPLANT INTO THE BODY, OR OTHER APPLICATIONS INTENDED TO SUPPORT OR SUSTAIN LIFE, OR FOR ANY OTHER APPLICATION IN WHICH THE FAILURE OF THE AMBIQ MICRO PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. SHOULD BUYER PURCHASE OR USE AMBIO MICRO PRODUCTS FOR ANY SUCH UNINTENDED OR UNAUTHORIZED. APPLICATION, BUYER SHALL INDEMNIFY AND HOLD AMBIQ MICRO AND ITS OFFICERS, EMPLOYEES, SUBSIDIARIES, AFFILIATES, AND DISTRIBUTORS HARMLESS AGAINST ALL CLAIMS, COSTS, DAMAGES, AND EXPENSES, AND REASONABLE ATTORNEY FEES ARISING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PERSONAL INJURY OR DEATH ASSOCIATED WITH SUCH UNINTENDED OR UNAUTHORIZED USE, EVEN IF SUCH CLAIM ALLEGES THAT AMBIO MICRO WAS NEGLIGENT REGARDING THE DESIGN OR MANUFACTURE OF THE PART.

## **Revision History**

| Revision | Date            | Description     |
|----------|-----------------|-----------------|
| 1.0      | October 6, 2022 | Initial release |

## **Reference Documents**

| Document ID       | Description                              |
|-------------------|------------------------------------------|
| A-SOCAP4-GGGA01EN | Apollo4 Family SDK Getting Started Guide |
| N/A               | Apollo4 SDK API Documentation            |

## **Table of Contents**

| . Introduction                                                        | <b> 7</b> |
|-----------------------------------------------------------------------|-----------|
| 1.1 HAL Driver Uniform API Design                                     | 7         |
| . Critical Initialization                                             | 9         |
| 2.1 DAXI                                                              | 9         |
| 2.2 Cache                                                             | 9         |
| 2.3 Low-Power Initialization                                          | 10        |
| . Block Specific Initial Operations                                   | 11        |
| 3.1 General Purpose ADC (ADC)                                         | 11        |
| 3.2 Audio ADC (AUDADC)                                                | 13        |
| 3.3 Clock Generator (CLKGEN)                                          | 17        |
| 3.4 CM4 Complex Cache/DAXI (CPU)                                      |           |
| 3.4.1 Instruction Cache                                               |           |
| 3.4.2 Data AXI Cache                                                  |           |
| 3.5 Inter-IC Sound (I2S)                                              |           |
| ·                                                                     |           |
| 3.7 Graphics Processing Unit (GPU)                                    |           |
| 3.9 SPI/I2C I/O Master (IOM)                                          |           |
| 3.10 SPI/I2C I/O Slave (IOS)                                          |           |
| 3.11 Multibit SPI Master (MSPI)                                       |           |
| 3.12 Pulse Density Modulation (PDM)                                   |           |
| 3.13 Power Control (PWRCTRL)                                          |           |
| 3.13.1 MCU Performance                                                |           |
| 3.13.2 DTCM, NVM, SSRAM and Extended SRAM configuration and retention |           |
| 3.13.3 Peripheral power domain control                                |           |
| 3.14 Real Time Clock (RTC)                                            |           |
| 3.15 Secure Digital Input Output (SDIO)                               |           |
| 3.16 System Timer (STIMER)                                            |           |
| 3.17 Timer (TIMER)                                                    |           |
| 3.18 UART                                                             |           |
| 3.19 Universal Serial Bus (USB)                                       |           |
| 3.20 Watchdog Timer (WDT)                                             |           |

## **List of Tables**

## **List of Figures**

| Figure 1-1 State Transitions of HAL Driver API | 8  |
|------------------------------------------------|----|
| Figure 3-1 Timing Parameters                   | 26 |
| Figure 3-2 Struct Type Information             | 27 |

SECTION

## Introduction

This document provides high level guidance on the usage of the various Hardware Abstraction Layer (HAL) functions provided in the Ambiqsuite SDK. This document provides a "bridge" from the Apollo4 Family SDK Getting Started Guide to the Apollo4 SDK API Documentation (Doxygen auto-generated) and the example code.

#### 1.1 HAL Driver Uniform API Design

In general, the sequence of initialization of a given HAL driver API follows the state transitions shown in Figure 1-1 on page 8. Many of the hardware blocks in our SoC have multiple instances. Each block starts in the Uninitialized state after system power-up. The \_initialize() function returns a "handle" to a given instance of a hardware block. The handle is then used from then on for all other function calls related to the instance.

Once initialized, the instance of the block starts without power enabled. Further configuration of the instance requires the **\_power\_control()** function to be called to power on the instance. Failure to do this will result in faults being detected if other functions try to configure registers. Next, the device can be configured using the **\_configure()** function, which puts the block into an operational state<sup>1</sup>.

<sup>&</sup>lt;sup>1</sup> There are often multiple **\_configure()** functions for individual blocks depending upon how the HAL is designed. Those details will be covered in subsequent sections of this document.



Figure 1-1: State Transitions of HAL Driver API

Once the instance is operational, the **\_control()** function can be used to modify the configuration, if required, during normal operation. Some hardware blocks are "transactional" and will support **\_transfer()** functions to allow the user to schedule transactions.

Not shown are a series of functions that are designed to interact with interrupts in the block. This includes:

- \_interrupt\_enable enables a given set of interrupts
- \_interrupt\_disable disables a given set of interrupts
- \_interrupt\_status return the current block interrupts asserted
- \_interrupt\_clear clear a given set of interrupts
- \_interrupt\_service provide block specific routine to process common interrupts

**SECTION** 

2

## **Critical Initialization**

#### 2.1 DAXI

The default DAXI configuration is sufficient for most applications as follows:

#### Apollo4

#### **Apollo4 Plus**

## 2.2 Cache

The default Cache configuration is also sufficient for most applications as follows:

In addition, some of the power examples use the following configuration:

#### 2.3 Low-Power Initialization

The SDK supplies an initialization function call **am\_hal\_pwrctrl\_low\_power\_init** that provides a uniform setting of default configuration for initial low-power operation. This function does the following:

- Sets the default memory configurations
- Enables the proper clock gating configuration
- Set the default DAXI configuration
- Initialize the SRAM and Extended RAM trims

**SECTION** 

3

## Block Specific Initial Operations

This section describes the basics of initialization of the individual hardware blocks within the Apollo4 family. The HAL API calls are shown with a small amount of description for each step/call. This is not a replacement for the complete set of examples that are provided with the AmbiqSuite SDK in the /boards directory. For example, we do not cover how that various functional options for the GPIOs/pins must be configured as those are covered in the examples and BSPs. In addition, we do not show the complete initialization code for interrupt handling.

The following sections appear in alphabetical order based on the block name in the register definitions.

#### 3.1 General Purpose ADC (ADC)

The general-purpose ADC has only one instance, so initialization is as follows:

```
//
// Initialize the ADC and get the handle.
//
if ( am_hal_adc_initialize(0, &g_ADCHandle) != AM_HAL_STATUS_SUCCESS )
{
    am_util_stdio_printf("Error - reservation of the ADC instance failed.\n");
}
```

Notice that global variable **g\_ADCHandle** is used to store a pointer to the handle that is used for all subsequent function access to the ADC instance.

The next step is to power on the ADC domain as follows:

The ADC is configured in three steps. First the ADC block is set up, then at least one of the eight slots is configured for a particular measurement.

```
//
// Set up the ADC configuration parameters. These settings are reasonable
// for accurate measurements at a low sample rate.
//
ADCConfig.eClock
                              = AM_HAL_ADC_CLKSEL_HFRC;
ADCConfig.ePolarity
                            = AM_HAL_ADC_TRIGPOL_RISING;
ADCConfig.eTrigger
                             = AM_HAL_ADC_TRIGSEL_SOFTWARE;
                           = AM_HAL_ADC_CLKMODE_LOW_LATENCY;
= AM_HAL_ADC_LPMODE0;
ADCConfig.eClockMode
ADCConfig.ePowerMode
ADCConfig.eRepeat = AM_HAL_ADC_REPEATING_SCAN ;
ADCConfig.eRepeatTrigger = AM_HAL_ADC_RPTTRIGSEL_INT;
if ( am_hal_adc_configure(g_ADCHandle, &ADCConfig) != AM_HAL_STATUS_SUCCESS )
    am_util_stdio_printf("Error - configuring ADC failed.\n");
}
// Set up an ADC slot
//
ADCSlotConfig.eMeasToAvg = AM_HAL_ADC_SLOT_AVG_128;
ADCSlotConfig.ePrecisionMode = AM HAL ADC SLOT 12BIT;
ADCSlotConfig.eChannel = AM HAL ADC SLOT CHSEL SE1;
ADCSlotConfig.bEnabled = true;

ADCSlotConfig.bEnabled = true;

= AM_HAL_ADC_MIN_TRKCYC;
ADCSlotConfig.bWindowCompare = false;
if (AM HAL STATUS SUCCESS != am hal adc configure slot(g ADCHandle, 0,
    &ADCSlotConfig))
    am_util_stdio_printf("Error - configuring ADC Slot 0 failed.\n");
}
// Set up internal repeat trigger timer
//
am_hal_adc_irtt_config_t
                                ADCIrttConfig =
    .bIrttEnable
                         = true,
    .eClkDiv
                         = AM_HAL_ADC_RPTT_CLK_DIV16,
    .ui32IrttCountMax = 30,
am_hal_adc_configure_irtt(g_ADCHandle, &ADCIrttConfig);
// Enable internal repeat trigger timer
am_hal_adc_irtt_enable(g_ADCHandle);
```

There is another configuration function to set up DMA, which may be used if desired as follows:

In addition to the configuration of the block, the user may also want to enable various interrupts for error conditions, individual samples, or DMA interrupts.

The final step for initialization of the ADC block is to enable the instance as follows:

```
//
// Enable the ADC.
//
if ( am_hal_adc_enable(g_ADCHandle) != AM_HAL_STATUS_SUCCESS )
{
    am_util_stdio_printf("Error - enabling ADC failed.\n");
}
```

#### 3.2 Audio ADC (AUDADC)

The Audio ADC has only one instance but requires a sequence of power-on and configuration steps as outlined in the following section. The first step to using the AUDADC is to set up the audio reference and the Programable Gain Amplifiers (PGAs), and to turn on the microphone bias if an external microphone is connected to an AUDADC input. The following example uses two channels of the PGAs.

```
//
// Power up PrePGA, PGA must be enabled in pairs.
//
am_hal_audadc_refgen_powerup();
am_hal_audadc_pga_powerup(0);
am_hal_audadc_pga_powerup(1);
am_hal_audadc_gain_set(0, 2*PREAMP_FULL_GAIN);
am_hal_audadc_gain_set(1, 2*PREAMP_FULL_GAIN);
//
// Turn on mic bias
//
am_hal_audadc_micbias_powerup(24);
am_util_delay_ms(400);
```

The next step in initializing the AUDADC is to initialize the instance.

```
//
// Initialize the AUDADC and get the handle.
//
if ( AM_HAL_STATUS_SUCCESS != am_hal_audadc_initialize(0, &g_AUDADCHandle) )
{
    am_util_stdio_printf("Error - reservation of the AUDADC instance failed.\n");
}
```

Notice that global variable **g\_AUDADCHandle** is used to store a pointer to the handle that is used for all subsequent function access to the ADC instance.

The next step is to power on the AUDADC as follows:

Next, the user should set up the HFRC2 clock to get the precise sample rate.

```
//
// hfrc2 adj.
//
am_hal_mcuctrl_control(AM_HAL_MCUCTRL_CONTROL_EXTCLK32M_KICK_START, false);
am_util_delay_us(1500);
//
// set HF2ADJ for 49.152MHz output
//
am_hal_clkgen_control(AM_HAL_CLKGEN_CONTROL_HF2ADJ_ENABLE, false);
am_util_delay_us(500); // wait for adj to apply
```

The AUDADC is configured in two steps. First the AUDADC block is configured, then the internal repeating trigger timer is configured.

```
// Set up the AUDADC configuration parameters. These settings are reasonable
// for accurate measurements at a low sample rate.
am_hal_audadc_config_t
                               AUDADCConfig =
{
                     = AM_HAL_AUDADC_CLKSEL_HFRC2_48MHz,
   .eClock
                    = AM_HAL_AUDADC_TRIGPOL RISING,
   .ePolarity
                     = AM_HAL_AUDADC_TRIGSEL_SOFTWARE,
   .eTrigger
                 = AM_HAL_AUDADC_CLKMODE_LOW_LATENCY,
   .eClockMode
    .ePowerMode
                      = AM_HAL_AUDADC_LPMODE1,
                      = AM_HAL_AUDADC_REPEATING_SCAN,
    .eRepeat
    .eRepeatTrigger
                      = AM_HAL_AUDADC_RPTTRIGSEL_INT,
    .eSampMode
                      = AM HAL AUDADC SAMPMODE MED,
};
```

```
if (AM HAL STATUS SUCCESS != am hal audadc configure (g_AUDADCHandle,
        &AUDADCConfig))
        am_util_stdio_printf("Error - configuring AUDADC failed.\n");
    }
    //
    // Set up internal repeat trigger timer
    am_hal_audadc_irtt_config_t
                                     AUDADCIrttConfig =
        .bIrttEnable
                            = true.
        .eClkDiv
                            = AM HAL AUDADC RPTT CLK DIV32,
        // Adjust sample rate to around 16K.
        // sample rate = eClock/eClkDiv/(ui32IrttCountMax+1)
        .ui32IrttCountMax = 95,
    };
    am_hal_audadc_configure_irtt(g_AUDADCHandle, &AUDADCIrttConfig);
Next, the AUDADC instance is enabled along with the IRTT.
    // Enable the AUDADC.
    //
    if (AM_HAL_STATUS_SUCCESS != am_hal_audadc_enable(g_AUDADCHandle))
        am_util_stdio_printf("Error - enabling AUDADC failed.\n");
    }
    // Enable internal repeat trigger timer
    am_hal_audadc_irtt_enable(g_AUDADCHandle);
Next, configure the DMA operation and interrupts.
    // Configure the AUDADC to use DMA for the sample transfer.
    if (AM HAL STATUS SUCCESS != am hal audadc configure dma(g AUDADCHandle,
        &g sAUDADCDMAConfig))
    {
        am_util_stdio_printf("Error - configuring AUDADC DMA failed.\n");
    }
    // For this example, the samples will be coming in slowly. This means we
    // can afford to wake up for every conversion.
    //
    am_hal_audadc_interrupt_enable(g_AUDADCHandle, AM_HAL_AUDADC_INT_FIFOOVR1 |
AM HAL AUDADC INT FIFOOVR2 | AM HAL AUDADC INT DERR | AM HAL AUDADC INT DCMP );
```

Then set the desired gain configuration.

```
//
  // Gain setting
//
  g_sAudadcGainConfig.ui32LGA = (uint32_t) ((float)CH_A0_GAIN_DB*2 + 12);
  g_sAudadcGainConfig.ui32LGADELTA = ((uint32_t) ((float)CH_A1_GAIN_DB*2 + 12))
- g_sAudadcGainConfig.ui32LGA;
  g_sAudadcGainConfig.eUpdateMode = AM_HAL_AUDADC_GAIN_UPDATE_IMME;
  am_hal_audadc_internal_pga_config(g_AUDADCHandle, &g_sAudadcGainConfig);
```

Next, configure the AUDADC slots for the measurement.

```
am_hal_audadc_slot_config_t
                                  AUDADCSlotConfig;
//
// Set up an AUDADC slot
//
                                 = AM_HAL_AUDADC_SLOT_AVG_1;
AUDADCSlotConfig.eMeasToAvg
AUDADCSlotConfig.ePrecisionMode = AM_HAL_AUDADC_SLOT_12BIT;
AUDADCSlotConfig.ui32TrkCyc
                                 = 34:
AUDADCSlotConfig.eChannel
                                 = AM_HAL_AUDADC_SLOT_CHSEL_SE0;
AUDADCSlotConfig.bWindowCompare = false;
AUDADCSlotConfig.bEnabled
                                 = true:
if (AM_HAL_STATUS_SUCCESS != am_hal_audadc_configure_slot(g_AUDADCHandle, 0,
   &AUDADCSlotConfig))
{
    am util stdio printf("Error - configuring AUDADC Slot 0 failed.\n");
}
AUDADCSlotConfig.eChannel
                                 = AM HAL AUDADC SLOT CHSEL SE1;
if (AM_HAL_STATUS_SUCCESS != am_hal_audadc_configure_slot(g_AUDADCHandle, 1,
   &AUDADCSlotConfig))
    am_util_stdio_printf("Error - configuring AUDADC Slot 1 failed.\n");
}
```

Finally, the AUDADC can be triggered manually.

```
//
// Trigger the AUDADC sampling for the first time manually.
//
if (AM_HAL_STATUS_SUCCESS != am_hal_audadc_sw_trigger(g_AUDADCHandle))
{
    am_util_stdio_printf("Error - triggering the AUDADC failed.\n");
}
```

Typically, applications will use an ISR to service subsequent samples once the DMA is complete.

}

```
{
    am_util_stdio_printf("Error reading AUDADC interrupt status\n");
}
//
// Clear the AUDADC interrupt.
if (AM_HAL_STATUS_SUCCESS != am_hal_audadc_interrupt_clear(g_AUDADCHandle,
    ui32IntMask))
    am_util_stdio_printf("Error clearing AUDADC interrupt status\n");
}
//
// If we got a DMA complete.
if (ui32IntMask & AM HAL AUDADC INT FIFOOVR1)
    if ( AUDADCn(0) ->DMASTAT_b.DMACPL )
       am_hal_audadc_interrupt_service(g_AUDADCHandle, &g_sAUDADCDMAConfig);
    }
}
```

#### 3.3 Clock Generator (CLKGEN)

The **CLKGEN** module provides the base clock generation for Apollo4 family SoCs. The HAL provides just three functions

**am\_hal\_clkgen\_control()** is a general-purpose function to control a variety of clock generation features. Every application needs to choose the clock design and use this function to configure it. See examples below.

```
//
// Enable the XT for the RTC.
//
am_hal_clkgen_control(AM_HAL_CLKGEN_CONTROL_XTAL_START, 0);
//
// Disable the XTAL.
//
am_hal_clkgen_control(AM_HAL_CLKGEN_CONTROL_RTC_SEL_LFRC, 0);
```

**am\_hal\_clkgen\_status\_get()** provides a way to check on the clock stability after selection.

```
uint32_t ui32RetVal;
am_hal_clkgen_status_t sStatus;
ui32RetVal = am_hal_clkgen_status_get(&sStatus);
if ( ui32RetVal )
```

**am\_hal\_clkgen\_clkout\_enable** provide a way to configure a clock to also be sent to a specific GPIO for this purpose.

```
// Enable CLKOUT on GPIO33 to provide asynchronous interrupt to GPIO13
am_hal_gpio_pinconfig(GPIO_CLKOUT, g_CLKOUT_33);
am_hal_clkgen_clkout_enable(true, AM_HAL_CLKGEN_CLKOUT_XTAL_8192);
```

#### 3.4 CM4 Complex Cache/DAXI (CPU)

The Apollo4 family of devices includes a block instance to configure our customization of the interfaces between the Cortex-M4F (CM4) and the peripheral and memory busses. This is contained in the CACHECTRL module HAL, but includes configuration of our Data-AXI (DAXI) cache as well.

#### 3.4.1 Instruction Cache

Most examples initialize the instruction cache to the defined default settings and then enable the cache as follows:

```
//
// Set the default cache configuration
//
am_hal_cachectrl_config(&am_hal_cachectrl_defaults);
am_hal_cachectrl_enable();
```

If required the instruction cache can be disabled as well:

```
//
// Disable the cache
//
am_hal_cachectrl_disable();
```

Also, if required, the cache can be invalidated as follows:

```
//
// Disable and invalidate the cache
//
am_hal_cachectrl_disable();
```

```
am_hal_cachectrl_control(AM_HAL_CACHECTRL_CONTROL_MRAM_CACHE_INVALIDATE, 0);
```

The caching system also provides a way to enable statistical monitoring of the cache for optimization.

```
//
// Now that the config test is done, turn on caching and monitoring.
//
am_hal_cachectrl_config(&am_hal_cachectrl_defaults);
am_hal_cachectrl_enable();
am_hal_cachectrl_control(AM_HAL_CACHECTRL_CONTROL_MONITOR_ENABLE, 0);
```

Finally, there is a function to return the status of the cache

#### 3.4.2 Data AXI Cache

The DAXI system is initialized separately from the instruction cache. The functions listed here are contained withing the CACHECTRL HAL for legacy reasons.

Initialization of the default DAXI configuration is performed as follows:

The application may also set up a custom DAXI configuration as follows:

The DAXI also includes a **am\_hal\_daxi\_control()** function that can be used to flush and invalidate the DAXI as follows:

```
am_hal_daxi_control(AM_HAL_DAXI_CONTROL_FLUSH, NULL);
am_hal_daxi_control(AM_HAL_DAXI_CONTROL_INVALIDATE, NULL);
The application may also enable/disable the DAXI as follows
am_hal_daxi_control(AM_HAL_DAXI_CONTROL_ENABLE, NULL);
am_hal_daxi_control(AM_HAL_DAXI_CONTROL_DISABLE, NULL);
```

## 3.5 Inter-IC Sound (I<sup>2</sup>S)

The I<sup>2</sup>S has four instances, so initialization is as follows:

```
//
// Initialize the I2S and get the handle.
//
if ( am_hal_i2s_initialize(I2S_MODULE_0, &pI2SOHandle)
    != AM_HAL_STATUS_SUCCESS )
{
    am_util_stdio_printf("Error - reservation of the I2S instance failed.\n");
}
```

Notice that global variable **p12SHandle** is used to store a pointer to the handle that is used for all subsequent function access to the I<sup>2</sup>S instance.

The next step is to power on the I<sup>2</sup>S as follows:

The I<sup>2</sup>S is configured as follows:

```
static am_hal_i2s_config_t g_sI2S0Config =
    .eClock
                          = eAM_HAL_I2S_CLKSEL_HFRC_6MHz,
    .eDiv3
                          = 0,
    .eMode
                         = AM_HAL_I2S_IO_MODE_MASTER,
    .eXfer
                         = AM_HAL_I2S_XFER_RXTX,
    .eData
                          = &g sI2SDataConfig,
    .eIO
                          = &g_sI2SI0Config
};
if (AM_HAL_STATUS_SUCCESS != am_hal_i2s_configure(pI2S0Handle,
                                                   &g sI2SOConfig))
{
    am_util_stdio_printf("Error - configuring I2S.\n");
```

<sup>&</sup>lt;sup>1</sup> Note that the DAXI configuration has different restrictions based on defects which are explained in the device errata.

The final step for initialization of the I<sup>2</sup>S block is to enable the instance as follows:

```
//
// Enable the I2S.
//
if ( am_hal_i2s_enable(pI2S0Handle) != AM_HAL_STATUS_SUCCESS )
{
    am_util_stdio_printf("Error - enabling I2S failed.\n");
}
```

The I<sup>2</sup>S block is now ready for operation. The following sequence shows how to enable the HFRC2 using the external 32MHz clock source, then configuring the I<sup>2</sup>S DMA and starting a transfer.

#### 3.6 General Purpose IO (GPIO)

The GPIO HAL provides functions for establishing individual pin functionality and characteristics. It also provides higher level functions and macros to manipulate pin states in real-time. There are a number of default pin configurations defined. In addition, the GPIO HAL uses **am\_hal\_pin.h** (an auto-generated file) to define the mapping of pin functionality. Finally, most pin configuration is done inside the Board Support Package (BSP) for the specific evaluation board. This is a set of custom and auto-generated code that this specific to the board. The tools associated with BSP configuration are provided as part of the SDK. See the **am\_bsp\_pins.src** for more information.

The default pin definitions are of the **am\_hal\_gpio\_pincfg\_t** and can be used directly with the **am\_hal\_gpio\_pincconfig()** function. They are:

```
am_hal_gpio_pincfg_default
```

```
am_hal_gpio_pincfg_disabled
am_hal_gpio_pincfg_pulledup_disabled
am_hal_gpio_pincfg_output
am_hal_gpio_pincfg_output_with_read
am_hal_gpio_pincfg_input
am_hal_gpio_pincfg_tristate
am_hal_gpio_pincfg_opendrain
```

The predefined pin manipulation macros are:

```
am_hal_gpio_input_read(n)
am_hal_gpio_output_read(n)
am_hal_gpio_enable_read(n)
am_hal_gpio_output_clear(n)
am_hal_gpio_output_set(n)
am_hal_gpio_output_toggle(n)
am_hal_gpio_output_tristate_disable(n)
am_hal_gpio_output_tristate_enable(n)
am_hal_gpio_output_tristate_toggle(n)
am_hal_gpio_output_tristate_toggle(n)
```

There are also a series of functions to manipulate pins. The first are to configure the pins. **am\_hal\_gpio\_pinconfig()** is the primary function used to set up the pin configuration.

```
//
// Set a pin to act as our ADC input
//
am hal gpio pinconfig(19, g AM PIN 19 ADCSE0);
```

am\_hal\_gpio\_pinconfig\_get() returns the current configuration of a pin.

The next set of functions are used to read and write the current state of the pins. am\_hal\_gpio\_state\_read() returns the pin input, output, and/or output enable values.

am\_hal\_gpio\_state\_write() sets the pin output drive, and/or output enable values

The final set of functions are used to control and service pin interrupts:

**am\_hal\_gpio\_interrupt\_control()** enables one or more interrupts for the pin.

```
//
// Enable the GPIO/button interrupt.
```

am\_hal\_gpio\_interrupt\_clear() clears the specified interrupts.

am\_hal\_gpio\_interrupt\_irq\_status\_get() reads the interrupt status for a given pin interrupt request and am\_hal\_gpio\_interrupt\_irq\_clear() clears a given pin interrupt request.

```
am_hal_gpio_interrupt_irq_status_get(GPIOO_001F_IRQn, false, &ui32IntStatus);
am hal gpio interrupt irq clear(GPIOO 001F IRQn, ui32IntStatus);
```

**am\_hal\_gpio\_interrupt\_register()** registers an interrupt handler function to called for a given pin.

**am\_hal\_gpio\_interrupt\_service()** is called to service registered pin handlers.

```
am_hal_gpio_interrupt_service(AM_COOPER_IRQn, ui32IntStatus);
```

#### 3.7 Graphics Processing Unit (GPU)

The NemaGFX SDK provides a rich set of primitives for a variety of graphics operations. See the *NemaGFX Programming Guide* for more information. This section merely explains the basics of the GPU subsystem initialization and operation.

Initialization of the GPU subsystems starts with the **nema\_init()**. This function initializes the GPU and calls the **nema\_sys\_init()** function which is responsible for the graphics subsystem initialization. The graphics subsystem includes:

- Graphics memory pool initialization
- GPU Interrupt synchronization mutex initialization
- Ring-buffer allocation and initialization

Applications may use the default setting, or adjust them based on the system's overall needs. See **nema\_hal.c**.

After GPU initialization, a Command List (CL) can be created and used to submit tasks to GPU. A typical routine for drawing with CL would be the following:

```
nema_cmdlist_t cl = nema_cl_create ();// Create a new CL
nema_cl_bind(&cl);// Bind it
/* Drawing Operations */ // Draw scene
nema_cl_unbind();// Unbind CL (optionally)
nema_cl_submit(&cl);// Submit CL for execution
```

Every drawing operation should have an effect on a given destination texture. The texture must reside in some memory space which is visible to the GPU. The **nema\_bind\_dst\_tex()** function binds a texture to serve as destination.

```
nema_bind_dst_tex(cur_fb_base_phys, fb[0].w, fb[0].h, fb[0].format, -1);
```

The texture's attributes (GPU address, width, height, format and stride) are written inside the bound CL. Each subsequent drawing operation will have an effect on this destination texture. Most common graphics operations include some kind of image blitting (copying), such as drawing a back-ground image, drawing GUI icons, or even font rendering. The **nema\_bind\_src\_tex()** function binds a texture to be used as foreground:

When drawing a scene, it is often necessary to be able to define a rectangular area that the GPU is allowed to draw. This way, if some parts of a primitive (e.g., a triangle) falls outside the clipping area, that part is not going to be drawn at all, assuring correctness, better performance and improved power efficiency. The Clipping Rectangle can be defined by the **nema\_set\_clip()** function as follows:

```
nema_set_clip (0, 0, RESX, RESY);
```

This function defines a Clipping Rectangle whose upper left vertex coordinates are (x = 0, y = 0) and its dimensions are (w = RESX) by h = RESY.

When building a graphical interface, the developer has to define what would be the result of drawing a pixel on the canvas. Since the canvas already contains the previous drawn scene, there must be a consistent way to determine how the source or foreground color (the one that is going to be drawn) will blend with the destination or background color that is already drawn. The source pixel can be fully opaque, thus will be drawn over the destination one, or it can be translucent and the result would be a blend of both the source and destination colors.

**nema\_set\_blend\_fill()** function refers to blending when filling a primitive (e.g., triangle) with a color as follows:

```
nema_set_blend_fill(NEMA_BL_SIMPLE);
```

**nema\_set\_blend\_blit()** function refers to blitting a texture.

```
nema_set_blend_blit(NEMA_BL_SRC);
```

After setting up the above, the CL contains all the information needed to blit an image or fill a geometric primitive with color.

Typically, the GPU will raise an interrupt when it has finished executing a Command List. The ID of the last Command List that has been executed can be read from the Configuration Register **NEMA\_CLID**. The **nema\_wait\_irq\_cl()** function should be called wait until the content of the **NEMA\_CLID** register is greater or equal than the **cl\_id** argument.

```
void nema_wait_irq_cl(intcl_id)
{
    while( nema_reg_read(NEMA_CLID) < cl_id)
    {
        nema_wait_irq ();
    }
}</pre>
```

### 3.8 Display Controller (DC)

Like the GPU, the DC is initialized by using the NemaGFX SDK functions as well. Initialization includes enabling (powering-up) the DC if it is not already on, then calling **nemadc\_init()** function.

```
int32_t i32Ret = 1;
bool status;
am_hal_pwrctrl_periph_enabled(AM_HAL_PWRCTRL_PERIPH_DISP, &status);
if ( !status )
{
    am_hal_pwrctrl_periph_enable(AM_HAL_PWRCTRL_PERIPH_DISP);
    i32Ret = nemadc_init();
}
```

After basic initialization, the timing parameters must be set correctly.

Figure 3-1: Timing Parameters



These parameters include setting display resolution and blanking the front and back porch.

```
nemadc_timing(i32ResX, 4, 10, 10, i32ResY, 10, 50, 10);
```

DC supports up to four layers. Layers are visual elements that are stacked to compose the final displayed image. They are completely independent to each other, therefore must be set separately.

In order to set a layer, a **nemadc\_layer\_t struct** containing layer's info must be initialized. This struct type contains information regarding the layer, such as resolution, stride, format, etc.



Figure 3-2: Struct Type Information

Layer's startx/starty set layer's top left corner position, (0, 0) is on the top left corner of the display;

Layer's resx/resy correspond to the original framebuffer's resolution;

Layer's sizex/sizey correspond to final scaled dimensions in pixels.

Layers are set as follows:

```
nemadc set layer(0, &layer[cur fb]);
```

There is also the possibility of setting only the layer's physical address. This is useful in case the developer wants to swap buffers:

```
nemadc set layer(0, &layer[cur fb]);
```

After setting layers, the following function launches the frame transfer.

```
nemadc_set_mode(0);
```

Besides the above, DC implements a programmable global and per-layer Gamma Look Up Table (LUT) for gamma correction. Gamma LUT consists of a 3x256x8 memory array that holds the RGB values for each of the 256 colors in the palette. In order to program it, Our SDK implements get and set calls for both the global and the per layer Gamma LUT.

```
int nemadc_get_palette ( int index )
void nemadc_set_palette ( int index , int color )
int nemadc_get_layer_gamma_lut ( int layer_no , int index )
void nemadc_set_layer_gamma_lut ( int layer_no , int index , int color )
```

While DC is busy scanning the current frame from memory, the frame should never be altered. Any modifications to the layer information or address should be done once DC is done with the frame refresh. To achieve this, our SDK implements a call that waits for Vertical Synchronization (VSync)

```
// Wait for transfer to be completed
nemadc_wait_vsync();
```

Its purpose is to yield the CPU (suspend the core or current RTOS task) until the DC finishes its current refresh cycle, continuing the execution when done, in order to avoid screen tearing or visual artifacts. The execution is resumed by DC's interrupt. For more details, refer to the default implementation in **nema\_dc\_hal.c** 

## 3.9 SPI/I<sup>2</sup>C I/O Master (IOM)

The IOM has 8 instances<sup>1</sup>, so initialization is as follows:

Notice that global variable **g\_IOMHandle** is used to store a pointer to the handle that is used for all subsequent function access to the IOM instance.

The next step is to power on the IOM domain as follows:

Each IOM instance can be configured as either SPI or I<sup>2</sup>C as follows:

<sup>1</sup> Note that on the Apollo4 Blue devices IOM4 is internal and dedicated to BLE control, so this instance is not available for general use.

```
};
if ( am_hal_iom_configure(g_IOMHandle, &g_sIOMSpiConfig)
                          != AM_HAL_STATUS_SUCCESS )
    am util stdio printf("Error - IOM SPI configuration failed.\n");
}
//
// Set the required configuration settings for the IOM for I2C mode.
//
static am_hal_iom_config_t
                               g_sIOMI2cConfig =
    .eInterfaceMode
                         = AM HAL IOM I2C MODE,
                         = AM_HAL_IOM_1MHZ,
    .ui32ClockFreq
                          = AM HAL IOM SPI MODE 0,
    .eSpiMode
    .ui32NBTxnBufLength
    .pNBTxnBuf = NULL,
};
if ( am_hal_iom_configure(g_IOMHandle, &g_sIOMI2cConfig)
     != AM_HAL_STATUS_SUCCESS )
{
    am_util_stdio_printf("Error - IOM I2C configuration failed.\n");
```

The final step for initialization of the IOM instance is to enable the instance as follows:

```
//
// Enable the IOM.
//
If ( am_hal_iom_enable(g_IOMHandle) != AM_HAL_STATUS_SUCCESS )
{
        am_util_stdio_printf("Error - IOM enable failed.\n");
}
```

At this point, the IOM is operational and can accepted blocking transfer as follows:

```
am hal iom transfer t Transaction;
// Create the transaction.
//
Transaction.ui32InstrLen
                           = ui32InstrLen;
Transaction.ui64Instr
                           = ui64Instr;
Transaction.eDirection
                           = AM HAL IOM TX;
Transaction.ui32NumBytes
                           = ui32NumBytes;
Transaction.pui32TxBuffer = pData;
Transaction.uPeerInfo.ui32I2CDevAddr = ui8DevAddr;
Transaction.bContinue
                           = bCont;
Transaction.ui8RepeatCount = 0;
Transaction.ui32PauseCondition = 0;
Transaction.ui32StatusSetClr = 0;
// Execute the transction over IOM.
//
if (am_hal_iom_blocking_transfer(g_IOMHandle, &Transaction))
    return AM HAL STATUS ERROR;
}
```

A blocking transfer will return from the function call when the entire transfer is complete.

In addition, the IOM can accept non-blocking transfers as follows:

```
am_hal_iom_transfer_t Transaction;
//
// Set up the IOM transaction to write the offset (address) and data.
//
Transaction.eDirection
                            = AM HAL IOM TX;
Transaction.ui32InstrLen
                            = 3:
Transaction.ui64Instr
Transaction.ui32NumBytes
                            = ui32WriteAddress & 0x00FFFFFF;
                            = ui32NumBvtes;
Transaction.pui32TxBuffer = (uint32_t *)pui8TxBuffer;
Transaction.bContinue
                            = false;
// Start the transaction
if ( am hal iom nonblocking transfer(pIom->pIomHandle, &Transaction,
     pfnCallback, pCallbackCtxt) != AM HAL STATUS SUCCESS )
    {
        return AM DEVICES MB85RS1MT STATUS ERROR;
    }
```

In this particular transfer, pointers to a callback function and context are passed. This indicates that this is the last of series of transfers. When complete, the IOM HAL will execute the callback function. The non-blocking transfers execute asynchronously and notify the application through this callback mechanism and interrupts.

The IOM ISR should look as follows:

The ISR reads the current interrupt status, then clears it and executes the interrupt service routine. This is the context where IOM non-blocking callbacks are executed.

30

## 3.10 SPI/I<sup>2</sup>C I/O Slave (IOS)

The IOS has a single instance, so initialization is as follows:

```
//
// Initialize the IOS.
//
if ( am_hal_ios_initialize(0, &g_pIOSHandle) != AM_HAL_STATUS_SUCCESS )
{
    am_util_stdio_printf("Error - reservation of the IOS instance failed.\n");
}
```

Notice that global variable **g\_pIOSHandle** is used to store a pointer to the handle that is used for all subsequent function access to the IOS instance.

The next step is to power on the IOS domain as follows:

The IOS instance can be configured as either SPI or I<sup>2</sup>C as follows:

```
// Set the required configuration settings for the IOS for SPI mode.
static am_hal_ios_config_t g_sIOSSpiConfig =
    // Configure the IOS in SPI mode.
    .ui32InterfaceSelect = AM HAL IOS USE SPI,
    // Eliminate the "read-only" section, so an external host can use the
    // entire "direct write" section.
    .ui32ROBase = 0x78,
    // Making the "FIFO" section as big as possible.
    .ui32FIFOBase = 0x80,
   // We don't need any RAM space, so extend the FIFO all the way to the end
    // of the LRAM.
    .ui32RAMBase = 0x100,
    // FIFO Threshold - set to half the size
    .ui32FIFOThreshold = 0x20,
    .pui8SRAMBuffer = g pui8TxFifoBuffer,
    .ui32SRAMBufferCap = AM IOS TX BUFSIZE MAX,
};
if ( am_hal_ios_configure(g_pIOSHandle, &g_sIOSSpiConfig)
     != AM_HAL_STATUS_SUCCESS )
    am_util_stdio_printf("Error - IOS SPI configuration failed.\n");
```

```
1
    //
    // Set the required configuration settings for the IOS for I2C mode.
    //
    am_hal_ios_config_t g_sIOSI2cConfig =
        // Configure the IOS in I2C mode.
        .ui32InterfaceSelect = AM_HAL_IOS_USE_I2C |
                               AM_HAL_IOS_I2C_ADDRESS(I2C_ADDR << 1),
        // Eliminate the "read-only" section, so an external host can use the
        // entire "direct write" section.
        .ui32ROBase = 0x78,
        // Set the FIFO base to the maximum value, making the "direct write"
        // section as big as possible.
        .ui32FIFOBase = 0x80,
       // We don't need any RAM space, so extend the FIFO all the way to the end
        // of the LRAM.
        .ui32RAMBase = 0x100,
        // FIFO Threshold - set to half the size
        .ui32FIFOThreshold = 0x40,
        .pui8SRAMBuffer = g pui8TxFifoBuffer,
        .ui32SRAMBufferCap = AM IOS TX BUFSIZE MAX,
    };
    if ( am_hal_ios_configure(g_pIOSHandle, &g_sIOSI2cConfig != AM_HAL_STATUS_-
SUCCESS )
    {
        am_util_stdio_printf("Error - IOM I2C configuration failed.\n");
```

For the IOS, the enable/disable functions are called from within the configure function.

At this point, the IOS is operational and can accept functions to write to the IOS FIFO:

```
am_hal_ios_fifo_write(g_pIOSHandle, &g_pui8TestBuf[g_sendIdx], SENSOR0_DATA_-
SIZE, &numWritten);
```

The IOS ISR should read the interrupt status, clear it and call the service routine. Depending upon the application the ISR may also intercept error indications and in-band commands from the host.

```
void am_ioslave_ios_isr (void)
{
    uint32_t ui32Status;
    am_hal_ios_interrupt_status_get(g_pIOSHandle, false, &ui32Status))
    am_hal_iom_interrupt_clear(g_pIOMHandle, ui32Status);
    if (ui32Status & AM_HAL_IOS_INT_FSIZE)
    {
        //
        // Service the IOS FIFO if necessary.
        //
        am_hal_ios_interrupt_service(g_pIOSHandle, ui32Status);
    }
}
```

#### 3.11 Multibit SPI Master (MSPI)

The MSPI has 3 instances, so initialization is as follows:

```
//
// Initialize the MSPI.
//
if (AM_HAL_STATUS_SUCCESS != am_hal_mspi_initialize(ui32Module, &g_MSPIHan-
dle))
{
    am_util_stdio_printf("Error - Failed to initialize MSPI.\n");
}
```

Notice that global variable **g\_MSPIHandle** is used to store a pointer to the handle that is used for all subsequent function access to the MSPI instance.

The next step is to power on the MSPI domain as follows:

Each MSPI instance can be configured in two steps. First the base MSPI instance is configured. This includes the buffer for Command Queue/DMA transactions.

Next, the MSPI is configured for the specific device. This configuration can vary widely depending on the end device. The customer can look at our device driver examples for MSPI to find more details. Configuration for a Quad PSRAM follows:

33

```
.eClockFreq
                         = AM_HAL_MSPI_CLK_16MHZ,
    .bSendAddr
                         = true.
    .bSendInstr
                         = true,
    .bTurnaround
                         = true,
    .ui8WriteLatency
                         = 0,
    .bEnWriteLatency
                         = false,
    .bEmulateDDR
                         = false.
    .ui16DMATimeLimit
                         = 80,
    .eDMABoundary
                         = AM_HAL_MSPI_BOUNDARY_BREAK1K,
1:
if (AM_HAL_STATUS_SUCCESS != am_hal_mspi_device_configure(g_MSPIHandle, &
   MSPIDevConfig))
{
   am_util_stdio_printf("Error - Failed to configure MSPI device.\n");
   return AM_DEVICES_MSPI_PSRAM_STATUS_ERROR;
}
```

The final step for initialization of the MSPI instance is to enable the instance as follows:

```
//
// Enable the MSPI.
//
if (AM_HAL_STATUS_SUCCESS != am_hal_mspi_enable(g_MSPIHandle))
{
    am_util_stdio_printf("Error - Failed to enable MSPI.\n");
}
```

At this point, the MSPI is operational and can accepted blocking transfer as follows:

```
am hal mspi pio transfer t Transaction;
// Create the individual write transaction.
Transaction.ui32NumBytes = ui32NumBytes;
Transaction.bScrambling
                                 = false;
Transaction.eDirection
                                 = AM HAL MSPI TX;
Transaction.bSendAddr
                                  = bSendAddr;
Transaction.ui32DeviceAddr
                                  = ui32Addr;
Transaction.bSendInstr
                                  = true;
Transaction.ui16DeviceInstr
                                  = ui8Instr;
Transaction.bTurnaround
                                  = false;
Transaction.bQuadCmd
                                  = false;
Transaction.pui32Buffer
                                  = pData;
// Execute the transction over MSPI.
if (AM HAL STATUS SUCCESS != am hal mspi blocking transfer(g MSPIHandle,
                                  &Transaction,
                                 AM DEVICES MSPI PSRAM TIMEOUT))
   am util stdio printf("Error - Failed to complete the blocking transfer to
  MSPI.\n");
```

A blocking transfer will return from the function call when the entire transfer is complete.

In addition, the MSPI can accept non-blocking transfers as follows:

```
am hal mspi dma transfer t Transaction;
```

In this particular transfer, pointers to a callback function and context are passed. This indicates that this is the last of series of transfers. When complete, the MSPI HAL will execute the callback function. The non-blocking transfers execute asynchronously and notify the application through this callback mechanism and interrupts.

The MSPI ISR should look as follows:

```
void mspi_isr(void)
{
    uint32_t    ui32Status;

    am_hal_mspi_interrupt_status_get(g_pHandle, &ui32Status, false);
    am_hal_mspi_interrupt_clear(g_pHandle, ui32Status);
    am_hal_mspi_interrupt_service(g_pHandle, ui32Status);
}
```

The ISR reads the current interrupt status, then clears it and executes the interrupt service routine. This is the context where MSPI non-blocking callbacks are executed.

#### 3.12 Pulse Density Modulation (PDM)

The PDM has four instances, so initialization is as follows:

```
//
// Initialize, power-up, and configure the PDM.
//
am hal pdm initialize(PDM MODULE, &PDMHandle);
```

Notice that global variable **PDMHandle** is used to store a pointer to the handle that is used for all subsequent function access to the PDM instance.

The next step is to power on the PDM as follows:

```
am_hal_pdm_power_control(PDMHandle, AM_HAL_PDM_POWER_ON, false);
```

The PDM block operates with a high frequency clock source similar to I<sup>2</sup>S. The following sequence shows how to enable the HFRC2 using the external 32MHz clock source:

```
11
    // use external XTHS, not reference clock
    am hal mcuctrl control(AM HAL MCUCTRL CONTROL EXTCLK32M KICK START, false);
    //
    // enable HFRC2
    am hal clkgen control(AM HAL CLKGEN CONTROL HFRC2 START, false);
                            // wait for FLL to lock
    am_util_delay_us(200);
    //
    // set HF2ADJ for 24.576MHz output
    am hal clkgen control (AM HAL CLKGEN CONTROL HF2ADJ ENABLE, false);
    am_util_delay_us(500);
                            // wait for adj to apply
The PDM is configured as follows:
    am_hal_pdm_config_t g_sPdmConfig =
    {
        // Example setting:
        // 1.5MHz PDM CLK OUT:
               AM_HAL_PDM_CLK_HFRC2ADJ_24_576MHZ, AM_HAL_PDM_MCLKDIV_1,
        //
               AM HAL PDM PDMA CLKO DIV7
        //
        // 48.00KHz 24bit Sampling:
        //
               DecimationRate = 16
        //
        .ePDMClkSpeed = AM_HAL_PDM_CLK_HFRC2ADJ_24_576MHZ,
        .eClkDivider = AM_HAL_PDM_MCLKDIV_1,
        .ePDMAClkOutDivder = AM_HAL_PDM_PDMA_CLKO_DIV7,
        .ui32DecimationRate = 16,
        .eLeftGain = AM_HAL_PDM_GAIN_0DB,
        .eRightGain = AM_HAL_PDM_GAIN_ODB,
        .eStepSize = AM_HAL_PDM_GAIN_STEP_0_13DB,
        .bHighPassEnable = AM_HAL_PDM_HIGH_PASS_ENABLE,
```

Next, the application must set up the FIFO threshold:

am\_hal\_pdm\_configure(PDMHandle, &g\_sPdmConfig);

.ePCMChannels = AM HAL PDM CHANNEL LEFT,

.bPDMSampleDelay = AM\_HAL\_PDM\_CLKOUT\_PHSDLY\_NONE, .ui32GainChangeDelay = AM HAL PDM CLKOUT DELAY NONE,

.ui32HighPassCutoff = 0x3,

.bDataPacking = 1,

.bSoftMute = 0, .bLRSwap = 0,

};

```
am_hal_pdm_fifo_threshold_setup(PDMHandle, FIFO_THRESHOLD_CNT);
```

36

The final step for initialization of the PDM block is to enable the instance as follows:

```
//
// Start the data transfer.
//
am_hal_pdm_enable(PDMHandle);
```

The PDM block is now ready for operation. The application can start the PDM DMA transfer.

```
am_hal_pdm_transfer_t sTransfer =
{
    .ui32TargetAddr = ui32PDMDataPtr;
    .ui32TargetAddrReverse = sTransfer.ui32TargetAddr +
    sTransfer.ui32TotalCount;
    .ui32TotalCount = DMA_BYTES,
};

//
// Start data conversion
//
am_hal_pdm_dma_start(PDMHandle, &sTransfer);
```

# 3.13 Power Control (PWRCTRL)

The Power Control HAL does not conform to the uniform driver API design. This is mostly because the PWRCTRL HAL is designed to provide a number of different configuration functions which configure a number of different aspects of the design. The following sections explain these functions in more detail.

## 3.13.1 MCU Performance

The PWRCTRL HAL provides two functions to adjust and check the main CPU performance mode. The first allows the customer to select either Low-Power mode (96MHz operation) or High-Performance mode (192MHz operation).

```
if (am_hal_pwrctrl_mcu_mode_select(AM_HAL_PWRCTRL_MCU_MODE_LOW_POWER) !=
AM_HAL_STATUS_SUCCESS )
{
    am_util_stdio_printf("Error switching to low power mode\n);
}
if (am_hal_pwrctrl_mcu_mode_select(AM_HAL_PWRCTRL_MCU_MODE_HIGH_PERFORMANCE) !=
AM_HAL_STATUS_SUCCESS )
{
    am_util_stdio_printf("Error switching to high performance mode\n);
}
```

There is also a function read the current power mode of the CPU.

```
if ( am_hal_pwrctrl_mcu_mode_status(&eCurrentPowerMode)!= AM_HAL_STATUS_SUCCESS
)
{
    am_util_stdio_printf("Error reading current CPU power mode status\n);
}
```

# 3.13.2 DTCM, NVM, SSRAM and Extended SRAM configuration and retention

The memory is configured by three separate function. First the main MCU memory, which includes DTCM and Cache is configure.

```
const am_hal_pwrctrl_mcu_memory_config_t
                                         g DefaultMcuMemCfg =
                     = AM HAL PWRCTRL CACHE ALL,
   .eCacheCfg
   .bRetainCache
                    = true,
   .eDTCMCfq
                     = AM HAL PWRCTRL DTCM 384K,
   .eRetainDTCM
                     = AM HAL PWRCTRL DTCM 384K,
   .bEnableNVM0
                     = true,
   .bRetainNVM0
                     = false
am_hal_pwrctrl_mcu_memory_config((am_hal_pwrctrl_mcu_memory_config_t *)&g_De-
faultMcuMemCfg);
```

Then the Shared SRAM (SSRAM) is configured as follows:

Finally, if Extended SRAM (a.k.a. DSP RAM) is used, then it may also be configured.

Each of these functions has **corresponding \_get** function which allows the user to query the current configuration and then make only incremental changes.

## 3.13.3 Peripheral power domain control

Control of the peripheral power domains is done via the peripheral enable/disable functions. The set of peripheral domains that can be power controlled is list below. The user should be aware that some of these domains are tied together. For example, enabling IOM0 will also enable IOM1-3 as they lie within the same power domain.

```
typedef enum
    AM HAL PWRCTRL PERIPH IOS,
    AM_HAL_PWRCTRL_PERIPH_IOM0,
    AM HAL PWRCTRL PERIPH IOM1,
    AM HAL PWRCTRL PERIPH IOM2,
    AM_HAL_PWRCTRL_PERIPH_IOM3,
    AM_HAL_PWRCTRL_PERIPH_IOM4,
    AM_HAL_PWRCTRL_PERIPH_IOM5,
    AM_HAL_PWRCTRL_PERIPH_IOM6,
    AM_HAL_PWRCTRL_PERIPH_IOM7,
    AM_HAL_PWRCTRL_PERIPH_UART0,
    AM_HAL_PWRCTRL_PERIPH_UART1,
    AM_HAL_PWRCTRL_PERIPH_UART2,
    AM HAL PWRCTRL PERIPH UART3,
    AM HAL PWRCTRL PERIPH ADC,
    AM HAL PWRCTRL PERIPH MSPIO,
    AM_HAL_PWRCTRL_PERIPH_MSPI1,
    AM HAL PWRCTRL PERIPH MSPI2,
    AM HAL PWRCTRL PERIPH GFX,
    AM HAL PWRCTRL PERIPH DISP,
    AM HAL PWRCTRL PERIPH DISPPHY,
    AM HAL PWRCTRL PERIPH CRYPTO,
    AM HAL PWRCTRL PERIPH SDIO,
    AM HAL PWRCTRL PERIPH USB,
    AM HAL PWRCTRL PERIPH USBPHY,
    AM HAL PWRCTRL PERIPH DEBUG,
    AM_HAL_PWRCTRL_PERIPH_AUDREC,
    AM_HAL_PWRCTRL_PERIPH_AUDPB,
    AM_HAL_PWRCTRL_PERIPH_PDM0,
    AM_HAL_PWRCTRL_PERIPH_PDM1,
    AM_HAL_PWRCTRL_PERIPH_PDM2,
    AM HAL PWRCTRL PERIPH PDM3,
    AM HAL PWRCTRL PERIPH 12S0,
    AM HAL PWRCTRL PERIPH 12S1,
    AM HAL PWRCTRL PERIPH AUDADC,
    AM HAL PWRCTRL PERIPH MAX
} am_hal_pwrctrl_periph_e;
if ( am hal pwrctrl periph enable(AM HAL PWRCTRL PERIPH SDIO)! = AM HAL STATUS -
SUCCESS )
    am_util_stdio_printf("Error enabling the SDIO power domain.\n);
if ( am hal pwrctrl periph disable(AM HAL PWRCTRL PERIPH SDIO) != AM HAL STATUS -
SUCCESS )
{
    am_util_stdio_printf("Error disabling the SDIO power domain.\n);
}
There is also a function to query if a peripheral is enabled:
am_hal_pwrctrl_periph_enabled(ePeripheral, &bEnabled);
```

## 3.13.4 Overall low-power initialization

The PWRCTRL HAL provides a single function call to configure the MCU into a standard low-power state. Examples can further reduce power if necessary, but this provides a good starting point for most applications.

```
am hal pwrctrl low power init();
```

# 3.14 Real Time Clock (RTC)

The RTC is initialized by selecting and enabling the clock source. In the case of RTC the clocks can be either LFRC or External Oscillator (XT).

```
//
// Enable the LFRC for the RTC.
//
am_hal_clkgen_control(AM_HAL_CLKGEN_CONTROL_LFRC_START, 0);
//
// Select LFRC for RTC clock source.
//
am hal rtc osc select(AM HAL RTC OSC LFRC);
```

The time can be set using the **am\_hal\_rtc\_time\_set(&hal\_time)**. Notice the **hal\_time** variable is a structure of **am\_hal\_rtc\_time\_t** type.

The **hal\_time** structure variable can be set to the exact time from an external source (e.g., mobile phone time over Bluetooth Low Energy). In our examples, we set it to either an arbitrary date and time or to the date and time strings obtained from the compiler at compiler time.

```
//
// set the time and date using the date and time strings
//
hal_time.ui32Hour = 09;
hal_time.ui32Minute = 00;
hal_time.ui32Second = 00;
hal_time.ui32Hundredths = 00;
hal_time.ui32Weekday = 2;
hal_time.ui32DayOfMonth = 26;
hal_time.ui32Month = 4;
hal_time.ui32Year = 22;
hal_time.ui32Century = 21;
```

After setting the specific date and time in the structure, the **am\_hal\_rtc\_-time\_set(&hal\_time)** is called to set the time in the RTC.

Once the RTC has been set and started the **am\_hal\_rtc\_time\_get(&hal\_time)** can be used to receive the value for the current time and date.

The RTC HAL also provides alarm functionality which can be set using the am\_hal\_rtc\_alarm\_set(&g\_sAlarmTime, AM\_HAL\_RTC\_ALM\_RPT\_DAY). Here, the **g\_sAlarmTime** variable is a structure of **am\_hal\_rtc\_time\_t** type and **AM\_HAL\_RTC\_ALM\_RPT\_DAY** is defined as the desired alarm repeat interval.

# 3.15 Secure Digital Input Output (SDIO)

The SDIO HAL only supports the eMMC device and it consists of three layers. The eMMC card protocol **layer(am\_hal\_card.c)**, the generic card host abstraction **layer (am\_hal\_card\_host.c)** and the hardware host controller **layer(am\_hal\_s-dhc.c)**. The eMMC card protocol layer provides APIs for eMMC card operations (initialization, read, write, erase, etc). The generic card host abstraction layer is a glue layer to link protocol driver and hardware host controller (SDHC or SPI). Currently hardware host controller layer only supports SDHC host controller and it deals with hardware configuration, sending command, receiving response and data transfer.

SDIO initialization for eMMC card is as follows. The initialization includes host controller initialization, finding the card, card initialization and card configuration.

Define a global card host pointer

```
am hal card host t *pSdhcCardHost = NULL;
```

 Initialize the card host. Currently only one SDHC card host is supported, so always use AM\_HAL\_SDHC\_CARD\_HOST, 'true' parameter. This forces the SDHC card host to reinitialize from scratch. Using 'false' will not force the SDHC card host to do reinitialization.

```
pSdhcCardHost = am_hal_get_card_host(AM_HAL_SDHC_CARD_HOST, true);
if (pSdhcCardHost == NULL)
{
   am_util_stdio_printf("No such card host and stopped!!!\n");
   while(1);
}
```

 After SDHC card host controller is initialized, define an eMMC card struct and check for card presence.

```
am_hal_card_t eMMCard;
While (am_hal_card_host_find_card (pSdhcCardHost, &eMMCard) !=
AM_HAL_STATUS_SUCCESS)
{
am_util_stdio_printf("No card is present now\n");
am_util_delay_ms(1000);
am_util_stdio_printf("Checking if card is available again\n");
}
```

Initialize eMMC card. The power control policy is user defined. There are three policies to choose for different power consumption and throughput performance. The power control functions (am\_hal\_card\_pwrctrl\_sleep and am\_hal\_card\_pwrctrl\_wake) should be called if appropriate power policy is

chosen. After initialization, the eMMC card is running with the default setting - 1-bit bus width and lowest clock speed

```
while (am_hal_card_init(&eMMCard, NULL, AM_HAL_CARD_PWR_CTRL_SDHC_OFF) !=
AM_HAL_STATUS_SUCCESS)
{
am_util_delay_ms(1000);
am_util_stdio_printf("card and host is not ready, try again\n");
}
```

 Configure the eMMC card. Configure the bus width, bus speed, bus voltage and eMMC bus mode according to the hardware design and eMMC chip.

```
while (am_hal_card_cfg_set(&eMMCard, AM_HAL_CARD_TYPE_EMMC,
AM_HAL_HOST_BUS_WIDTH_4, 48000000, AM_HAL_HOST_BUS_VOLTAGE_1_8,
AM_HAL_HOST_UHS_DDR50) != AM_HAL_STATUS_SUCCESS)
{
    am_util_delay_ms(1000);
    am_util_stdio_printf("setting DDR50 failed\n");
}
```

To perform synchronous block read and write, the starting sector (block) and number of sectors (blocks) should be specified. The sector (block) size is 512 bytes and thus the read and write buffer size should be at least 512\*number of sectors(blocks). The 32-bits return value includes the number of sectors(blocks) successfully transferred in upper 16-bits and transfer status in lower 16-bits. A synchronous block read & write will return from the function call when the entire transfer is complete.

```
ui32Status = am_hal_card_block_write_sync(&eMMCard, START_BLK, BLK_NUM,
(uint8_t *) pui8WrBuf);
am_util_stdio_printf("Synchronous Writing %d blocks is done, Xfer Status
%d\n", ui32Status >> 16, ui32Status & 0xffff);
ui32Status = am_hal_card_block_read_sync(&eMMCard, START_BLK, BLK_NUM,
(uint8_t *)pui8RdBuf);
am_util_stdio_printf("Synchronous Reading %d blocks is done, Xfer Status
%d\n", ui32Status >> 16, ui32Status & 0xffff);
```

In addition, SDIO HAL supports asynchronous block read and write, the asynchronous transfers notify the application through the callback mechanism and interrupts. The SDIO interrupt service routine and a user callback function need to be defined.

```
void am_sdio_isr(void)
{
    uint32_t ui32IntStatus;
    am_hal_sdhc_intr_status_get(pSdhcCardHost->pHandle, &ui32IntStatus, true);
    am_hal_sdhc_intr_status_clear(pSdhcCardHost->pHandle, ui32IntStatus);
    am_hal_sdhc_interrupt_service(pSdhcCardHost->pHandle, ui32IntStatus);
}
//register the callback
am_hal_card_register_evt_callback(&eMMCard, am_hal_card_event_test_cb);
//user_callback
```

```
void am_hal_card_event_test_cb(am_hal_host_evt_t *pEvt)
    am_hal_card_host_t *pHost = (am_hal_card_host_t *)pEvt->pCtx;
    if (AM_HAL_EVT_XFER_COMPLETE == pEvt->eType &&
        pHost->AsyncCmdData.dir == AM HAL DATA DIR READ)
        bAsyncReadIsDone = true;
       am_util_debug_printf("Last Read Xfered block %d\n", pEvt->ui32BlkCnt);
    1
    if (AM HAL EVT XFER COMPLETE == pEvt->eType &&
        pHost->AsyncCmdData.dir == AM HAL DATA DIR WRITE)
    {
        bAsyncWriteIsDone = true;
        am util debug printf("Last Write Xfered block %d\n", pEvt-
>ui32BlkCnt);
    }
    if (AM_HAL_EVT_CARD_PRESENT == pEvt->eType)
    {
        am_util_stdio_printf("A card is inserted\n");
    }
}
//write blk cnt asynchronously to eMMC
bAsyncWriteIsDone = false;
ui32Status = am_hal_card_block_write_async(&eMMCard, start_blk, blk_cnt,
(uint8 t *)ui8WrBuf);
//read blk cnt asynchronously from eMMC
bAsyncReadIsDone = false;
ui32Status = am hal_card_block_read_async(&eMMCard, start_blk, blk_cnt,
(uint8_t *)ui8RdBuf);
```

Due to board layout and other factors, high frequency transfers may require a timing calibration to assure robust communication. A calibration function is available which allows the user to determine the proper timing settings for the SDIO interface. Note that the calibration function should come before the SDIO initialization process. After calibration, the timing setting is directly applied.

```
am_hal_card_emmc_calibrate(AM_HAL_HOST_UHS_DDR50, 48000000,
AM_HAL_HOST_BUS_WIDTH 8, (uint8 t *)write buf, START_BLK, 2, ui8TxRxDelays);
```

To set the timing settings directly, use the following function.

```
am hal card host set txrx delay(pSdhcCardHost, ui8TxRxDelays);
```

# 3.16 System Timer (STIMER)

The STIMER is a System Timer for Apollo devices and is a 32bit counter register which is reset on the actual power reset of the system (POR), but not on the SW initiated reset (SWPOR).

The STIMER HAL has four major functions:

- Configuration
- Capture

- Compare
- Interrupt Control

The following clocks can be used as input for the STIMER:

- NOCLK = 0x0 No clock enabled.
- HFRC\_6MHZ = 0x1 6MHz from the HFRC clock divider.
- HFRC 375KHZ = 0x2 375KHz from the HFRC clock divider.
- XTAL\_32KHZ = 0x3 32768Hz from the crystal oscillator.
- XTAL\_16KHZ = 0x4 16384Hz from the crystal oscillator.
- XTAL 1KHZ = 0x5 1024Hz from the crystal oscillator.
- LFRC\_1KHZ = 0x6 Approximately 1KHz from the LFRC oscillator (uncalibrated).
- CTIMER0 = 0x7 Use CTIMER 0 for the clock source (allows prescaling from other system clocks).
- CTIMER1 = 0x8 Use CTIMER 1 for the clock source (allows prescaling from other system clocks).

These configurations are implemented using the **am\_hal\_stimer\_con-fig(uint32\_t ui32STimerConfig)** where the **ui32STIMERConfig** defines the configuration for the STIMER.

The am\_hal\_stimer\_counter\_get() function is used to get the current reading of the STIMER counter register. Note, that before reading the STIMER counter register the STIMER must be frozen then and only then the value can be read safely.

```
//
// Stop SysTick
//
am_hal_stimer_config(ui32Speed | AM_HAL_STIMER_CFG_FREEZE);
StimerVal = am hal stimer counter get();
```

The STIMER Capture Control Register controls each of the 4 capture registers. It selects their GPIO pin number for a trigger source, enables a capture operation and sets the input polarity for the capture.

**NOTE:** 8-bit writes can control individual capture registers atomically.

The am\_hal\_stimer\_capture\_start/stop(uint32\_t ui32CaptureNum, uint32\_t ui32GPIONumber, bool bPolarity) sets up the 4 capture register settings and capture value. am\_hal\_stimer\_capture\_get(uint32\_t ui32CaptureNum) returns the capture value.

The STIMER Compare register is used to compare against the VALUE in the COUNTER register. If the match criterion in the configuration register is met, then a corresponding interrupt status bit is set. The match criterion is defined as COUNTER equal to COMPARE. To establish a desired value in this COMPARE register, write the number of ticks in the future to this register to indicate when to interrupt. The hardware does the addition to the COUNTER value in the STIMER clock domain

so that the math is precise. Reading this register shows the COUNTER value at which this interrupt will occur.

The following function is used to set the delta value.

```
//
// Set a compare value for the future, and check to see what the absolute
// value of the compare register gets set to.
//
ui32Ret = am_hal_stimer_compare_delta_set(ui32CmprInstance, ui32Delta);
```

The following function is used to get the STIMER value once the interrupt is fired upon comparison with compare value.

```
ui32CompValue = am hal stimer compare get(ui32CmprInstance);
```

The STIMER NVRAM register contains a portion of the stored epoch offset associated with the time in the COUNTER register. This register is only reset by POI not by HRESETn. Its contents are intended to survive all reset level except POI and full power cycles.

It can be configured and read using the am\_hal\_stimer\_nvram\_set/get(uint32\_t ui32NvramNum, uint32\_t ui32NvramVal) respectively.

**am\_hal\_stimer\_int\_enable/disable(uint32\_t ui32Interrupt)** enable/disable the following STIMER interrupts:

```
AM HAL STIMER INT COMPAREA

AM HAL STIMER INT COMPAREB

AM HAL STIMER INT COMPARED

AM HAL STIMER INT COMPARED

AM HAL STIMER INT COMPAREE

AM HAL STIMER INT COMPAREF

AM HAL STIMER INT COMPAREF

AM HAL STIMER INT COMPAREH

AM HAL STIMER INT COMPAREH

AM HAL STIMER INT CAPTUREA

AM HAL STIMER INT CAPTUREB

AM HAL STIMER INT CAPTURED

AM HAL STIMER INT CAPTURED

AM HAL STIMER INT CAPTURED
```

## 3.17 Timer (TIMER)

The Timer has 16 instances all of which can be configured to run with different clock sources.

The following clocks can be used as a source clock for a timer.

```
HFRC_DIV4 = 0x0 - Clock source is the HFRC / 4
HFRC_DIV16 = 0x1 - Clock source is HFRC / 16
HFRC_DIV64 = 0x2 - Clock source is HFRC / 64
HFRC_DIV256 = 0x3 - Clock source is HFRC / 256
HFRC_DIV1024 = 0x4 - Clock source is HFRC / 1024
HFRC_DIV4K = 0x5 - Clock source is HFRC / 4096
LFRC = 0x6 - Clock source is LFRC
```

```
LFRC_DIV2 = 0x7 - Clock source is LFRC / 2

LFRC_DIV32 = 0x8 - Clock source is LFRC / 32

LFRC_DIV1K = 0x9 - Clock source is LFRC / 1024

XT = 0xA - Clock source is the XT (uncalibrated).

XT_DIV2 = 0xB - Clock source is XT / 2

XT_DIV4 = 0xC - Clock source is XT / 4

XT_DIV8 = 0xD - Clock source is XT / 8

XT_DIV16 = 0xE - Clock source is XT / 16

XT_DIV32 = 0xF - Clock source is XT / 32

XT_DIV128 = 0x10 - Clock source is XT / 128

RTC 100HZ = 0x11 - Clock source is 100 Hz from the current RTC oscillator.
```

Along with these clocks, the OUT0 and OUT1 of timer can also be used as an input to other timer as well as GPIO's can be used to provide external clocks to the timers.

am\_hal\_timer\_config(uint32\_t ui32TimerNumber, am\_hal\_timer\_config\_t \*psTimerConfig) can be used to configure not only the clock but also timer function, output inversion setting, trigger type and source, pattern limit and compare register values.

The following timer functions are available for configuration:

- **EDGE** This Mode generates a single edge on OUT0/OUT1 when TIMER value hits CMP0/CMP1 respectively. OUT[0]=0, counter increments to CMP0, OUT[0]=1, counter stops. OUT[1] follows CMP1.
- UPCOUNT This mode is run up counter generating a pulse on CMP. OUT[0]/ OUT[1] is pulsed for one source clock period when TIMER matches CMP0/CMP1 respectively. Timer repeats for TMR\_LMT iterations.
- **PWM** OUT0 and OUT1 are waveforms, and not just one clock pulse. CMP1 dictates the low phase of the output and CMP0 dictates the period. OUT[1]=~OUT[0].

SINGLEPATTERN = 0xC - Single pattern. OUT0=CMP0[TIMER], OUT1=CMP1[TIMER]. LMT field specifies length of pattern. When LMT GT 32 OUT0 and OUT1 is the same 64-bit pattern consisting of concatenated CMP1, CMP0. When LMT LT 32 OUT0 and OUT1 are independent. Both OUT0 and OUT1 can be inverted individually applications with POL0/POL1 = 0x1.

• **REPEATPATTERN** - Repeated pattern. Like SINGLEPATTERN mode, but pattern repeats after reaching LMT.

**am\_hal\_timer\_enable(ui32TimerNum)** API is used to enable and start the timer once the setting has been configured into the timer.

**am\_hal\_timer\_disable(ui32TimerNum)** API is used to disable and stop the timer.

**am\_hal\_timer\_read(ui32TimerNum)** API is used to read the timer value. Though cation should be used before reading the timer by stopping the timer before it is read.

am\_hal\_timer\_interrupt\_enable/disable(ui32InterruptMask) is used to set the interrupts of the timer. am\_hal\_timer\_compare0/1\_set(uint32\_t ui32TimerNumber,uint32\_t ui32-CompareValue) is used to set the compare registers. COMPARE1 is used to generate interrupts and output level shifts for a timer value between zero and COMPARE0. Check the description of your selected TIMER mode for a precise description of the function of COMPARE1. This change is done "on the fly" without disabling the timer for use with the DOWNCOUNT function.

## 3.18 **UART**

UART is initialized with am\_hal\_uart\_initialize(psConfig->uart, g\_hUART) where psConfig->uart is the UART number since there are 4 instances of the UART namely UART0, UART1, UART2 and UART3. g\_hUART is a pointer which handles the current state if the UART in use.

The UART can be configured to different settings such as the baud rate, length of data, parity, stop bits, flow control, TX FIFO level and RX FIFO level. This can be achieved using the **am\_hal\_uart\_configure(g\_hUART, &sUARTConfig)**.

The HAL also provides a method to configure the buffer for UART communication which is **am\_hal\_uart\_buffer\_configure(void \*pHandle, uint8\_t \*pui8TxBuffer, uint32\_t ui32TxBufferSize, uint8\_t \*pui8RxBuffer, uint32\_t ui32RxBuffer-Size)**. The buffer is implemented as a queue.

The UART has 11 different interrupt available which are as follows:

Table 3-1: UART Interrupts

| #  | Interrupt | Туре | Description                                          |
|----|-----------|------|------------------------------------------------------|
| 10 | OEIM      | RW   | This bit holds the overflow interrupt enable.        |
| 9  | BEIM      | RW   | This bit holds the break error interrupt enable.     |
| 8  | PEIM      | RW   | This bit holds the parity error interrupt enable.    |
| 7  | FEIM      | RW   | This bit holds the framing error interrupt enable.   |
| 6  | RTIM      | RW   | This bit holds the receive timeout interrupt enable. |
| 5  | TXIM      | RW   | This bit holds the transmit interrupt enable.        |
| 4  | RXIM      | RW   | This bit holds the receive interrupt enable.         |
| 3  | DSRMIM    | RW   | This bit holds the modem DSR interrupt enable.       |
| 2  | DCDMIM    | RW   | This bit holds the modem DCD interrupt enable.       |
| 1  | CTSMIM    | RW   | This bit holds the modem CTS interrupt enable.       |
| 0  | TXCMPMIM  | RW   | This bit holds the modem TXCMP interrupt enable.     |

These interrupts can be enabled/disabled using the **am\_hal\_uart\_interrupt\_enable/disable(g\_hUART, "interrupt mask")**.

The transmission or reception starts once the am\_hal\_uart\_transfer(g\_hUART, &sTransaction) where sTransaction is a structure of type am\_hal\_uart\_transfer\_t which describes the configuration of the data.

# 3.19 Universal Serial Bus (USB)

The SDK allows the user to develop USB device application on top of the TinyUSB. TinyUSB is an open source small footprint USB host stack. It is integrated with the SDK as an example implementation, but Ambiq does not guarantee its functionality. TinyUSB handles most of the high-level USB protocol and relies on the USB device controller of Apollo4 devices for data transactions on different endpoints.

The SDK allows the user to develop USB device application on top of the TinyUSB. TinyUSB is an opensource small footprint USB host stack. It is integrated with the SDK as an example implementation, but Ambiq does not guarantee its functionality.

The USB device controller is initialized in **dcd\_init()** of TinyUSB porting **dcd\_apol-lo4.c**, along with the USB power rails and the USB PHY. The users may need to change the enablement of external power rails according to your board settings. The default USB device event callback and the endpoint callbacks are registered here also.

At the application level, an USB example is usually structured into 3 files: **tusb\_-config.h** which contains the configuration, usb\_descriptors.c which contains the descriptors and their related callbacks, and **<example name>.c** which contains the main logic and the implementation of callbacks

### Configuration - tusb\_config.h

It defines the USB class and the corresponding FIFOs' size etc. The below is the configuration for the CDC device used in the example **tinyusb\_cdc**.

## Descriptors - usb\_descriptors.c

The descriptors need to be provided by implementing the following 3 callback methods:

```
uint8_t const * tud_descriptor_device_cb(void)
uint8_t const * tud_descriptor_configuration_cb(uint8_t index)
uint16_t const* tud_descriptor_string_cb(uint8_t index, uint16_t langid)
```

The **tud\_descriptor\_device\_cb** provides the device profile; The **tud\_descriptor\_configuration\_cb** provides the concatenated configuration, interface and endpoint profiles;

The **tud\_descriptor\_string\_cb** is responsible to provide the strings in UTF8.

All the complexity in the **usb\_descriptors.c** is related to the definition of the descriptors.

## The Program Logic – <example name>.c

The basic anatomy of the TinyUSB application logic is guite simple:

**board\_init()** setup the board, you may refer to our default implementation in the example;

**tusb\_init()** setup the USB functionality, you may our default implementation in TinyUSB porting **third\_party\tinyusb\src\tusb.c** 

And you need to call **tud\_task()** – as often as possible to make TinyUSB stack work.

The remaining parts are application specific: you might want to send some messages via CDC and blink your leds, like the example **tinyusb\_cdc** does.

```
int main(void)
{
  board_init();
  tusb_init();

while (1)
  {
   tud_task(); // tinyusb device task
   led_blinking_task();
  }

return 0;
}
```

In order to be able to react to some events, the following callbacks are provided by the framework:

```
void tud_mount_cb(void) // Invoked when device is mounted
void tud_umount_cb(void) // Invoked when device is unmounted
void tud_suspend_cb(bool remote_wakeup_en) // Invoked when usb bus is suspended
void tud_resume_cb(void) // Invoked when usb bus is resumed
```

In the example **tinyusb\_cdc**, these callback methods are used to change the LED blinking speed.

# 3.20 Watchdog Timer (WDT)

The watchdog on Apollo devices runs on the LFRC clock which can be switched on using the am\_hal\_clkgen\_control(AM\_HAL\_CLKGEN\_CONTROL\_LFRC\_START, 0).

The WDT can be configured using the **am\_hal\_wdt\_config(AM\_HAL\_WDT\_MCU, &g\_sWatchdogConfig)**; where **g\_sWatchdogConfig** is the configuration structure for the WDT.

The **g\_sWatchdogConfig** can configure the following memebers:

- WDTEN Enable the WDT
- **INTEN** Enable the WDT interrupt
- RESEN Reset the WDT
- **RESVAL** This bitfield is the compare value for counter bits 7:0 to generate a watchdog reset. This will cause a software reset.
- **INTVAL** This bitfield is the compare value for counter bits 7:0 to generate a watchdog interrupt.

The next step is to enable the WDT interrupt utilizing am\_hal\_wdt\_interrupt\_enable(AM\_HAL\_WDT\_MCU, AM\_HAL\_WDT\_INTERRUPT\_MCU); as well as setting the master interrupt in the NVIC.

The am\_hal\_wdt\_start(AM\_HAL\_WDT\_MCU, false); start the WDT as well as lock the WDT if required so that the setting for the WDT cannot be modified during execution of the program.

The AmbiqSuite SDK provides a GDB script under the tools directory which can be used to halt the watchdog during debug.

The script has the following methods:

### am\_attach [WDT\_ON]

Attach to the Ambiq target and disable the watchdog. If **WDT\_ON** is given as "1", don't disable the watchdog.

**NOTE:** If you call this function to attach and disable the watchdog, you should also call **am\_detach** to end your GDB session. Otherwise, the watchdog will remain disabled until **am\_detach** is called, or power is removed.

#### am\_detach [WDT\_ON]

Detach from the Ambiq target, immediately ending the GDB session. If **WDT\_ON** is given as "1", also manually enable the watchdog timer.

Regardless of the **WDT\_ON** argument, the Ambiq firmware will have full control of the watchdog timer starting from the next reset after **am\_detach** is called.



© 2021 Ambiq Micro, Inc. All rights reserved.

6500 River Place Boulevard, Building 7, Suite 200, Austin, TX 78730 www.ambiq.com sales@ambiq.com +1 (512) 879-2850

> A-SOCAP4-UGGA06EN v1.0 August 2021