# Thesis Plan Streaming Parallelism On A Multicore DSP Week 25

Risto Vuorio (84525R) risto.vuorio@aalto.fi

June 16, 2015

# Contents

| 1                         | Summary                                                     |    |  |  |
|---------------------------|-------------------------------------------------------------|----|--|--|
| 2                         | Background                                                  |    |  |  |
| 3                         | Objectives                                                  |    |  |  |
| 4                         | Method                                                      |    |  |  |
|                           | 4.1 Construction                                            | 6  |  |  |
|                           | 4.2 Analysis                                                | 6  |  |  |
| 5                         | Material / Resources                                        |    |  |  |
|                           | 5.1 Workload                                                | 7  |  |  |
|                           | 5.2 PREESM                                                  | 7  |  |  |
|                           | 5.3 TMDSEVM6678L with TMS320C6678  multi-core DSP processor | 7  |  |  |
|                           | 5.4 Analysis                                                | 8  |  |  |
|                           | 5.5 Multicore programming                                   | 8  |  |  |
|                           | 5.6 Code Composer Studio v5                                 | 8  |  |  |
|                           | 5.7 OpenEM                                                  | 8  |  |  |
|                           | 5.8 People                                                  | 9  |  |  |
| 6                         | Challenges 9                                                |    |  |  |
| 7                         | Work Plan                                                   |    |  |  |
|                           | 7.1 First iteration                                         | 9  |  |  |
|                           | 7.2 More iterations                                         | 10 |  |  |
| 8                         | Schedule 10                                                 |    |  |  |
| 9                         | Dissemination 10                                            |    |  |  |
| $\mathbf{A}_{\mathbf{I}}$ | Appendices 11                                               |    |  |  |
| $\mathbf{A}$              | Thesis structure 11                                         |    |  |  |

# 1 Summary

This thesis investigates stream processing on a multicore DSP featuring hard-ware accelerated scheduling. The research platform is the Texas Instruments implementation of Open Event Machine which utilizes hardware accelerated scheduling through Multicore Navigator.

In this thesis: 1. A realistic application implementing stream processing is created using OpenEM on a Texas Instruments multicore DSP. 2. The application is tested on a instrumented platform to get real world measurements of the execution. 3. Static analysis is used to estimate the execution. 4. Dynamic analysis is conducted on the application to further understand the performance and study the analysability of such applications.

# 2 Background

This thesis builds upon research conducted in the Embedded Systems Group at Aalto University and the international research community. Background research for the thesis is well underway through studying the documentations for the Texas Instruments device, OpenEM, TI OpenEM implementation, PREESM and other topics for the ESG reading group (lukupiiri).

Stream Processing is a programming paradigm that aims to simplify the design of parallel programs. In stream processing computations happen in kernel functions. The kernel functions are applied upon each element of the input stream. Stream Processing is a high level programming model and can be implemented in a multitude of ways. Stream Processing is called uniform if all data is processed by all kernels. (NVIDIA Streaming Multiprocessor references this type of streaming.)

http://en.wikipedia.org/wiki/Stream processing

**Stream Computing** is often considered in IoT or Industrial Internet context. In Stream Computing data is not in the memory as in V. Neumann architecture but in a "stream" that passes through the process. A problem or a task involving lots of continuous I/O without necessarily knowing the end of the input is a dataflow computing problem.

**Flow**, a high-level concept where computations happen when dependencies are updates. For example excel implements kind of flow computation.

**Dataflow Programming** models a program as a directed graph of data flowing between operations. Operations have explicitly defined inputs and outputs. Operations are carried out as soon as the inputs to that particular operation become valid. The explicit dependencies between the operations make Dataflow Programming well suited for parallel processing because when the operation becomes ready it can be executed any time on any hardware resource without further need for considering its dependencies.

http://en.wikipedia.org/wiki/Dataflow programming

**Dataflow Architecture** is a hardware architecture in which the execution of instructions is based on the availability of input arguments. The execution order of the instructions is thus indeterministic.

http://en.wikipedia.org/wiki/Dataflow architecture

**Dataflow (computing)** is a software architecture based on the Flow concept. Writing software in dataflow pattern helps reduce coupling related code in programs, meaning programmers need to write less code to explicitly update values based on their dependencies.

http://en.wikipedia.org/wiki/Dataflow http://en.wikipedia.org/wiki/Kahn process networks

Actor model Actors can be thought of as similar to OOP objects but with special emphasis on parallelism. Anything actors do can be done in parallel with other actors. In actor model all computations are done in actors. Actor model is based on the idea of actors sending messages to each other. As a response to receiving a message an actor can create more actors, send messages, change how to respond to next message etc. Actors can send messages at any time, but the receiver can respond whenever it is ready.

http://en.wikipedia.org/wiki/Actor model

# 3 Objectives

The objective of this thesis is to study the utilization of hardware accelerated scheduling on a multicore DSP in handling dynamically changing workloads. An application is implemented which demonstrates efficient dynamic scheduling for stream processing. The application needs to resemble real world applications run on similar devices to ensure the applicability of the results.

For example a DSP faces a situation where it is processing N video streams at time A. At time B there are M video streams. The problem this thesis solves is how to reallocate the computation resources on the DSP dynamically so that the variable amount of streams can be processed efficiently.

# 4 Method

Workload construction and measurements are discussed in detail in the experiment plan.

In this thesis an experiment on implementing and analyzing a stream processing program is conducted. The program is implemented on Texas Instruments (TI) hardware using Open Event Machine (OpenEM). The program will be implemented in a dataflow pattern.

The execution of the program will be analyzed using a suitable tool. There are two candidates for analysing the execution. First option is to time the execution of different parts of the code. The other candidate is implemented in a tracing library provided by Texas Instruments.

The execution will be dynamically analyzed by measuring the real system. In addition a simulation model of the system will be constructed. The execution of the simulation model will be monitored. Results from the simulation model and the real system will be compared.

#### 4.1 Construction

An actor based implementation of Sobel filter will be used as base for the work-load construction. This implementation will be rebuilt on top of OpenEM preserving the actors but changing the details to match the runtime. The structure of the application construction is presented in the following graph.



Two filters, gaussian filter and sobel filter are used in the workload. The initial actor based implementation will be constructed in PREESM. The PREESM implementation will be converted to OpenEM.

The two filters are used to simultaneously process two or more streams on the same DSP. The simple implementations (Actors, PREESM) will be scheduled with hand derived static schedule. The benchmarking setup will be constructed so that the number of streams can be changed dynamically.

The performance of the OpenEM based version will be compared to the statically scheduled version under different load conditions. Dynamically changing numbers of streams are especially interesting for the goals of this thesis. Static loads will be studied to find out the overhead of dynamic scheduling in OpenEM versus the static scheduling.

#### 4.2 Analysis

Before choosing the exact analysis tools to be used, more information needs to be gathered about the tools and the workload to be analyzed. There is some internal interest in using the PSE tool for dynamic analysis and since Jussi Hanhirova has been exploring the tool and the using it to analyze applications for TMS320C6678 it seems like a logical choice on the Dynamic analysis side.

# 5 Material / Resources

#### 5.1 Workload

The workload consists of two common filters. The first is a sobel filter that is used in edge detection. The second is a gaussian filter that has a wide range of uses. Both filters are used in a canny edge detector which is a realistic workload for a multicore DSP.

The purpose of the experiment is to understand the OpenEM behavior under dynamic load. Organizing the workload so that the number of streams could actually be dynamically changed at runtime will not be necessary if the cost of switching between streams can be estimated. A number of static loads will be constructed and measured on both of the applications.

The workload application needs to be kept simple to keep it analyzable. Complex parts of real applications unrelated to the parallel execution such as I/O are omitted from the workload implementation.

The workload will be implemented in two versions: 1. Simple actor based implementation built using PREESM which is scheduled statically according to hand derived schedule. 2. OpenEM adaptation of the simple implementation. OpenEM provides dynamic scheduling.

### 5.2 PREESM

PREESM is a research tool for prototyping actor model software on multi-core platforms. PREESM features graphical interface for construction of the actor network, the inter core communication and the code generation for target platform. PREESM supports code generation for TMS320C6678 and provides example implementation for Sobel filter.

# 5.3 TMDSEVM6678L with TMS320C6678 multi-core DSP processor

Hanhirova's TECHNICAL REPORT TI TMS320C6678 evaluation board document explains the hardware and related software well. The C6678 belongs to Texas Instruments Keystone family of DSPs.

The TMS320C6678 has eight C6678 - also known as CorePac - processors on it.

The processors are pipelined with the pipeline capable of dispatching 8 instructions every cycle. The processors also have vector processing units for 32, 16, 8 bit instructions.

In the Keystone devices the shared memory controller doesn't maintain memory coherency between the Cores. The coherency is managed by the application running on the devices. For example in [http://link.springer.com/chapter/10.1007%2F978-

 $3\text{-}642\text{-}40698\text{-}0\_9\#\text{page-}1]$  OpenEM is utilized for the communication needed for memory coherency.

# 5.4 Analysis

Runtime performance measurements are carried out on both of the implemented applications. The high level metric which will tell us about the dynamic behavior of the OpenEM runtime model and the effect of the hardware acceleration is video frames per second. Finer grained metrics are implemented to understand the details of the Texas Instruments OpenEM implementation.

PSE will be used to construct a resource network model of the OpenEM based workload application. Building a resource network model will help us generalize the findings from the experiment.

The workload execution will be measured dynamically by timing the execution or using performance counters available in the TI hardware. The performance counters can be accessed through CPTLib.

# 5.5 Multicore programming

The TMS320C6678 has multiple different models of inter-core communication: Explicit through Inter Processor Communication, Multicore navigator and SRIO (Serial RapidIO).

Understanding of the capabilities of the multicore platform is vital for successful experiments. In the OpenEM version of the workload the multicore communication will be handled using Multicore Navigator through the TI OpenEM implementation. The explicit Inter Processor Communication will be utilized in the simple Actor version of the workload.

#### 5.6 Code Composer Studio v5

Code Composer Studio is Eclipse based IDE for developing for TI hardware. CCS features a wide variety of debug, trace and system analysis tools.

# 5.7 OpenEM

Open Event Machine (OpenEM) is a framework of an event driven multicore optimized processing originally developed at NSN. In this thesis OpenEM will be used as the platform for parallelism. First item in the work plan is to get familiar with OpenEM in general and the Texas Instruments OpenEM implementation. TI OpenEM 1.0.0.2 is the newest OpenEM implementation available. (if anyone finds anything newer let me know.)

The Texas Instruments OpenEM implementation is a parallel runtime providing inter core communication, event scheduling, event queues and other required components for parallel processing applications. OpenEM is Operating System independent runtime framework. The TI OpenEM white paper states the following "OpenEM is able to operate in a heterogeneous OS environment: some cores may have SW running on the bare metal, others may have SW running on an OS and still others may have SW running on another OS."

In OpenEM the general problem of locking in concurrent programming is transformed in to a scheduling problem. Whenever two threads need the same resource they are scheduled sequentially so that they don't try access the resource simultaneously.

OpenEM implementation discussed in detail in the experiment plan.

# 5.8 People

Vesa Hirvisalo - instructor

Jussi Hanhirova - sort of internal client / co-researcher

Kristian Hartikainen - research on similar subjects

# 6 Challenges

Risto is currently an IEM (TuTa) student. Switching to CS is only a matter of time now. All the necessary paperwork has been signed and submitted. The thesis topic can be officially approved only after I've started at CSE which will mean the beginning of September.

# 7 Work Plan

#### 7.1 First iteration

set-up -> construct -> analyze -> repeat

Setting up the platform has already started. Compilation, execution and limited analysis possible on the TMS320C6678. Setting up will continue with getting more familiar with OpenEM, building and executing some OpenEM applications on the device.

More efforts on the analysis tools are needed but since the platform provides wide analysis support, more information about the specific needs is necessary before exploring analysis further.

# 7.2 More iterations

Depending on the findings from the first iteration further iterations may be needed

# 8 Schedule

Summer - Complete the first iteration of the contribution.

| 2015-06-01       | Construction planning complete                                        |
|------------------|-----------------------------------------------------------------------|
| June week 1      | Studying General Background                                           |
| June week 2      | Studying OpenEM intel implementation                                  |
| June week 3      | Planning the experiment, studying virtual I/O                         |
| June week 4      | Implement the workload with PREESM and begin implementation with Open |
| July week 1      | Implementing the workload with OpenEM                                 |
| July week 2      | Implementing the needed parts for analysis                            |
| July week 3 or 4 | Risto vacation                                                        |
| 2015-07-15       | Analysis begins: configuring / implementing the instrumentation       |
| 2015-07          | Vesa Hirvisalo vacation                                               |
| 2015-07-XX       | Meeting on next steps                                                 |
| 2015-07-31       | Analysis complete                                                     |
| 2015-08-01       | Beginning of the second iteration (if needed)                         |
| 2015-08-01       | Focus on writing the thesis                                           |
| 2015-08-31       | Potential second iteration complete                                   |
|                  |                                                                       |

# 9 Dissemination

ParallaX2 / ParallaX3 OpenEM streaming vs. PSE

# Appendices

# A Thesis structure

- $\bullet$  Abstract
- Preface
- Contents
- Abbreviations
- 1. Introduction

Research Problem

Contributions

Structure

2. Background (split in to logical subsections)

Industrial Internet

 ${\bf Streams}$ 

DSPs

Actor Model

Dataflow (computing, programming)

3. Hardware Accelerated Scheduling

Purpose and background

 ${\bf Multicore~Navigator~in~TMS320C6678}$ 

4. OpenEM

OpenEM structure

Texas Instruments OpenEM implementation

5. Analysis of Parallel Programs

Static Analysis

Dynamic Analysis

Tools

6. Experiments

Setup

Results

Conclusions

#### 7. Discussion

Challenge

Discoveries

Related Work

Future Work

8. Conclusions

# B Key Literature

#### General Background

**E.A. Lee.** The Problem with Threads. doi:10.1109/MC.2006.180

Bonomi & al. Fog computing and its role in the internet of things. doi:10.1145/2342509.2342513

D. Perino & al. a content router for high-speed forwarding on content names

Zhou & al. Scheduling of Parallelized Synchronous Dataflow Actors

#### Bachelor's theses

Teemaa, Taavi Rinnakkaisuuden mallit ohjelmointikielissä

Kiljunen, Olli Tehtävärinnakkaisuus ohjelmoinnissa

#### Master's theses

Hanhirova, Jussi Performance analysis of hardware accelerated scheduling

Saarinen, Joonas Parallel Processing of Vehicle Telemetric Data

Rasa, Marko Instrumentation of OpenMP task scheduling

#### Texas Instruments Documentation

SPRUGR9H KeyStone Architecture Multicore Navigator User's Guide

SPRUGW0C TMS320C66x DSP CorePac User Guide

SPRUGZ2A KeyStone I Architecture Debug and Trace User Guide

TMS320C6678 datasheet

#### Dataflow & Actors

Lee, Seshia Introduction to Embedded Systems

#### OpenEM

Open Event Machine Library API Spec (TI)

Open Event Machine library User Guide (TI)

OpenEM White Paper (TI)

 ${\bf F.~Moerman.}$  Open event machine: A multi-core run-time designed for performance

 ${\bf Stotzer}\ \&\ {\bf al.}$  OpenMP on the Low-Power TI Keystone II ARM/DSP System-on-Chip

Static and Dynamic Analysis

Wilhelm et al. The Worst-Case Execution-Time Problem—Overview of Methods and Survey of Tools

Banks et al. Introduction to Discrete-Event Simulation

Gustavsson et al. Timing Analysis of Parallel Software Using Abstract Execution

Fujimoto et al. Parallel Discrete-Event Simulation