# TRƯỜNG ĐẠI HỌC BÁCH KHOA ĐẠI HỌC QUỐC GIA THÀNH PHỐ HỒ CHÍ MINH KHOA ĐIỆN – ĐIỆN TỬ

**ॐ**....☆...≪



# LOGIC SYNTHESIS AND VLSI FRONT-END FLOW Môn: THIẾT KẾ VI MẠCH

Giảng Viên Hướng Dẫn: TRẦN HOÀNG QUÂN

### I. LOGIC SYNTHESIS

#### Lab 2:

Design and synthesize "4-bit counter" specified in the previous RTL and verification lab, use verification plan in previous lab.

#### 1. Code

```
module counter_4bit(clk, rst_n, sel, Q);
    input clk;
    input rst n;
    input sel;
    output [3:0] Q;
    wire [3:0] Qn;
    wire w1, w2, w3, w4, w5, w6, w7;
    wire [3:0] J, K;
    assign J[0] = 1;
    assign K[0] = 1;
    not G1(w1, sel);
    and G2(w2, Q[0], sel);
    and G3(w3, Qn[0], w1);
    or G4(J[1], w2, w3);
    assign K[1] = J[1];
     and G5(w4, Q[1], w2);
     and G6(w5, Qn[1], w3);
     or G7(J[2], w4, w5);
     assign K[2] = J[2];
     and G8(w6, Q[2], w4);
    and G9(w7, Qn[2], w5);
    or G10(J[3], w6, w7);
    assign K[3] = J[3];
    jk\_flip\_flop\ jk\_ff0\ (.J(J[0]),\ .K(K[0]),\ .clk(clk),\ .rst\_n(rst\_n),\ .Q(Q[0]),\ .Qn(Qn[0]));
     jk\_flip\_flop\ jk\_ffl\ (.J(J[1]),\ .K(K[1]),\ .clk(clk),\ .rst\_n(rst\_n),\ .Q(Q[1]),\ .Qn(Qn[1]));
     jk\_flip\_flop\ jk\_ff2\ (.J(J[2]),\ .K(K[2]),\ .clk(clk),\ .rst\_n(rst\_n),\ .Q(Q[2]),\ .Qn(Qn[2])); \\
    jk_f lip_f lop \ jk_f f 3 \ (.J(J[3]), \ .K(K[3]), \ .clk(clk), \ .rst_n(rst_n), \ .Q(Q[3]), \ .Qn(Qn[3])); \\
endmodule
```

#### 2. Code testbench

```
module testbench;
 wire [3:0] Q;
reg clk, rst_n, sel;
  synth_wrapper uut (
     .clk(clk),
      .rst_n(rst_n),
     .sel(sel),
      .Q(Q)
 );
 initial begin
   $shm_open("waves.shm");
   $shm_probe("AS");
 end
 initial begin
   #0 clk = 1;
    forever #5 clk = ~clk;
 initial begin
   #0 rst_n = 0;
                    // Assert reset
   #10 rst_n = 1; // Deassert reset after 10ns
  end
 initial begin
    #0;
    apply_stimulus(1'bl); // Enable counting
    #50;
   apply_stimulus(1'b0); // Disable counting
    #50;
   apply_stimulus(1'bl); // Enable counting again
    #50;
   apply_stimulus(1'b1); // Keep counting
    #100;
    $finish; // End simulation
task apply_stimulus(input s);
    @(posedge clk);
   sel = s;
 endtask
endmodule
```

Dưới đây là tập lệnh Makefile trong bài lab này:

```
-f 00_src/flist.f \
    $(tb_file) \
    -timescale 1ns/10ps \
    +access+rcw
\#GUI = -gui
delay_mode := -delay_mode punit
#sdf_file := -sdf_cmd_file 03_synth/sdf.cmd
netlist := 03_synth/*_gate.v
test file := 01 tb/testbench.v
PHONY: verify
verify:
    xrun $(GUI) +xm64bit -sv \
    $(netlist) \
    $(test_file) \
    -vlogext .sv \
    -f 02_sim/flist.f \
    $(sdf_file) \
    $(delay_mode) \
    -timescale 1ns/10ps \
    +access+rcw
PHONY: report
report:
     @echo "with Frequency at: "
     @grep "set FREQ GHz" 03 synth/genus shell.tcl
    @grep "Path " 04_reports/*.timing.rpt
PHONY: clean
clean:
     @rm -rf genus.cmd genus.log xrun.history xrun.key xcelium.d *.shm
PHONY: clean-all
clean-all: clean-rpt clean-syn
     @rm
          -rf fv
                 genus.cmd
                          genus.log xrun.history
                                              xrun.log
                                                       xrun.key
counter_4bit.sdf.X xcelium.d *.shm
PHONY: clean-rpt
```

#### 3. Simulation

- Result make sim:



- Kết quả mô phỏng:



# Verification plan:

| Section | Item  | Descreption                  | Status |
|---------|-------|------------------------------|--------|
| 1       | Reset | When rst_n is asserted, the  | PASS   |
|         |       | output is 0, when it de-     |        |
|         |       | asserts, the output start to |        |
|         |       | count up each positive edge  |        |
|         |       | of clock                     |        |
| 2       | Max   | When output is 4'b1111 and   | PASS   |
|         | count | the counter is counting up,  |        |
|         |       | the next positive edge clock |        |
|         |       | output will be 4'b0000       |        |
| 3       | Min   | When output is 4'b0000 and   | PASS   |
|         | count | the counter is counting      |        |
|         |       | down, the next positive edge |        |
|         |       | clock output will be         |        |
|         |       | 4'b1111                      |        |

# 4. High level Arichitecture of the design

- Schematic của netlist:



- Mô tả ngõ vào/ra:

| Signal | Width | Туре  | Description  |
|--------|-------|-------|--------------|
| Clk    | 1     | input | Clock signal |

| Det n | 1 | input  | Negative edge reset. If $rst_n = 0$ , output will be set    |
|-------|---|--------|-------------------------------------------------------------|
| Rst_n |   |        | to 0. Else, it will start the normal operation.             |
|       |   |        | Mode selection signal. If $sel = 1$ , the design will start |
| Sel   | 1 | input  | counting up. Else, it will start counting down from         |
|       |   |        | the current output value.                                   |
| Out   | 4 | output | Result of the counter.                                      |

- Sử dụng Flip Flop JK và các cổng Not, And, Or để thực hiện đếm lên hoặc đếm xuống trong bộ counter\_4bit.

#### 5. Report

- Schematic Viewer (main)



- Tần số cao nhất mà thiết kế có thể đạt được là 0.98 GHz

- Báo cáo tiến đô thiết kế:

```
[admin@centos7 synthesis]$ make report
with Frequency at:
set FREQ_GHz 1.1
Path 1: VIOLATED (-1 ps) Setup Check with Pin counter/jk_ff3/Q_reg/CLK->D
Path 2: MET (5 ps) Setup Check with Pin counter/jk_ff2/Q_reg/CLK->D
Path 3: MET (36 ps) Late External Delay Assertion at pin Q[0]
Path 4: MET (37 ps) Setup Check with Pin counter/jk_ff1/Q_reg/CLK->D
Path 5: MET (55 ps) Late External Delay Assertion at pin Q[1]
Path 6: MET (55 ps) Late External Delay Assertion at pin Q[2]
Path 7: MET (68 ps) Late External Delay Assertion at pin Q[3]
Path 8: MET (132 ps) Setup Check with Pin counter/jk_ff0/Q_reg/CLK->D
[admin@centos7 synthesis]$
```

- Báo cáo cũng có thể được tìm thấy trong 04\_report/counter\_4bit.timing.rpt

```
Generated by: Genus(TM) Synthesis Solution GENUS15.20 - 15.20-p004_1
Generated on: May 24 2024 08:42:05 am
Module: counter_4bit
Interconnect mode: global
Area mode: timing library
Path 1: MET (1 ps) Setup Check with Pin ff2/Qn_reg/CLK->D
       Startpoint: (R) ff0/Q_reg/CLK
              Clock: (R) clk
          Endpoint: (F) ff2/Qn_reg/D
             Clock: (R) clk

        Capture
        Launch

        Clock Edge:+
        1020
        0

        Src Latency:+
        0
        0

        Net Latency:+
        0 (I)
        0 (I)

        Arrival:=
        1020
        0

                                298
                 Setup:-
         Uncertainty:-
                                 10
712
       Required Time:=
        Launch Clock:-
            Data Path: 711
Slack: 1
# Timing Point Flags Arc Edge Cell Fanout Load Trans Delay Arrival
# (fF) (ps) (ps) (ps)
```

- We can also see other aspects of the synthesized design in other reports inside the 04\_reports folder.

```
synthesis/04_reports
|-- counter_4bit.area.rpt
|-- counter_4bit.datapath.rpt
|-- counter_4bit.gates.rpt
|-- counter_4bit.hier.rpt
|-- counter_4bit.power.rpt
|-- counter_4bit.qor.rpt
|-- counter_4bit.qor.rpt
|-- counter_4bit.qor.rpt
```

- Tổng diện tích thiết kế và tài nguyên cổng được sử dụng trong thiết kế:

```
counter_4bit.qor.rpt - Mousepad
File Edit Search View Document Help
 Area mode:
                        timing library
Timing
Clock Period
clk 1020.0
 Cost Critical Violating
Group Path Slack TNS Paths
default
           1.1 0
Total
         0
                         Θ
Instance Count
Leaf Instance Count
Sequential Instance Count
                              7
                              27
Combinational Instance Count
Hierarchical Instance Count
Area
Cell Area
                                341.578
Physical Cell Area
                                0.000
Total Cell Area (Cell+Physical)
                                341.578
Net Area
                                158.200
Total Area (Cell+Physical+Net)
                                499.778
Max Fanout
                                7 (clk)
Min Fanout
                                1 (J[3])
Average Fanout
                                2.1
Terms to net ratio
                                3.0
Terms to instance ratio
                                3.1
Runtime
                                10.993 seconds
Elapsed Runtime
                                12 seconds
RC peak memory usage:
                                439.77
EDI peak memory usage:
                                no value
Hostname
                                centos7
```

Quality of Results report (QoR)

```
counter_4bit.gates.rpt -
       File Edit Search View Document Help
      Generated by: Genus(TM) Synthesis Solution GENUS15.20 - 15.20-p004_1
                                                                                                                                                                         May 24 2024 08:42:05 am
                Generated on:
                                                                                                                                                                   counter_4bit
                Module:
               Module:
Interconnect mode:

See mode:

Green mode:

Green
                                                                                   Gate Instances Area
                                                                                                                                                                                                                                                                                                                                                                                                                                   Library

      sky130 fd sc hd _buf 1
      1
      3.754
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _clkinv 1
      4
      15.014
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _clkinv 2
      1
      5.005
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _dfrtp 1
      4
      100.096
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _dlygate4sdl 1
      1
      8.758
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _inv 1
      5
      18.768
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _inv 2
      3
      11.261
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _nand2 1
      3
      11.261
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _nand2 2
      1
      6.256
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _nand3 1
      2
      10.010
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _o21ai 1
      1
      5.005
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _o21ai 2
      2
      17.517
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _sdfstp 1
      2
      67.565
      sky130 fd sc hd _tt _025C _1v80

      sky130 fd sc hd _sdfstp 2
      1
      3
      26.275
      sky130 fd sc hd _tt _025C _1v80</t
                                                                                                                                                                                                                                                         34 341.578
     total
                    Type Instances Area Area %
    sequential 7 202.694 59.3
inverter 13 50.048 14.7
buffer 2 12.512 3.7
 sequential inverter 15 cluster 2 12.512 5... 12.76.323 22.3
    total 34 341.578 100.0
```

Gate usage of the design

## II. VLSI FRONT-END FLOW

# Lab: ALU 1. Code

```
module ALU(
 input [3:0] A,
 input [3:0] B,
 input [2:0] ALU_Sel, // Selection input to choose operation
 output reg [3:0] ALU Out,
 output reg Zero // Zero flag if output is zero
);
 always @(A or B or ALU_Sel) begin
   case (ALU Sel)
    3'b000: ALU_Out = A + B; // Add
    3'b001: ALU Out = A - B;
                             // Subtract
    3'b010: ALU Out = A & B;
                             // AND
    default: ALU Out = 4'b0000;
   endcase
   Zero = (ALU_Out == 4'b0000);  // Set Zero flag if ALU Out is 0
 end
endmodule
```

#### 2. Code testbench

```
`timescale lns/10ps
 module testbench;
    reg [3:0] A;
    reg [3:0] B;
    reg [2:0] ALU_Sel;
    wire [3:0] ALU Out;
    wire Zero;
   synth_wrapper uut (.A(A),.B(B),.ALU_Sel(ALU_Sel),.ALU_Out(ALU_Out),.Zero(Zero));
   initial begin
      A = 4'b0011; // 3
      B = 4'b0001; // 1
      ALU Sel = 3'b000; // Select addition
      #10; // Wait for operation
      $display("Add: A=%b, B=%b, ALU Out=%b, Zero=%b", A, B, ALU_Out, Zero);
      A = 4'b0101; // 5
      B = 4'b0010; // 2
      ALU_Sel = 3'b001; // Select subtraction
      $display("Sub: A=%b, B=%b, ALU Out=%b, Zero=%b", A, B, ALU_Out, Zero);
      A = 4'b1100; // 12
      B = 4'b1010; // 10
      ALU Sel = 3'b010; // Select AND
      $display("AND: A=%b, B=%b, ALU Out=%b, Zero=%b", A, B, ALU Out, Zero);
      A = 4'b1100; // 12
      B = 4'b0010; // 2
      ALU_Sel = 3'b011; // Select OR
      $display("OR: A=%b, B=%b, ALU Out=%b, Zero=%b", A, B, ALU_Out, Zero);
      A = 4'b1010; // 10
      B = 4'b0101; // 5
      ALU Sel = 3'bl00; // Select XOR
      $display("XOR: A=8b, B=8b, ALU Out=8b, Zero=8b", A, B, ALU_Out, Zero);
      A = 4'b1111; // 15
      ALU_Sel = 3'bl01; // Select NOT
      $display("NOT: A=%b, ALU Out=%b, Zero=%b", A, ALU_Out, Zero);
      A = 4'b00001; // 1
      ALU Sel = 3'bll0; // Select Shift Left
      #10;
      $display("Shift Left: A=8b, ALU_Out=8b, Zero=8b", A, ALU_Out, Zero);
   A = 4'b1000; // 8
   ALU Sel = 3'b111; // Select Shift Right
   #10;
   $display("Shift Right: A=%b, ALU Out=%b, Zero=%b", A, ALU_Out, Zero);
   $stop;
 end
endmodule
```

### 3. Verification plan

| Section | Item                 | Decription                                                                                                          | Status |
|---------|----------------------|---------------------------------------------------------------------------------------------------------------------|--------|
| 1       | Reset                | Khi rst_n = 0, thì giá trị ngỗ ra và cờ carry = 0,<br>khi rst_1 = 1 thì mạch hoạtđộng bình thường.                  | PASS   |
| 2       | Max add              | Khi thực hiện việc cộng 2 số 4 bit, thì giá trị ngõ ra<br>có thể bị tràn bit. Lúc bị<br>tràn thì cờ carry sẽ lên 1. | PASS   |
| 3       | Min sub              | Khi thực hiện việc trừ 2 số 4 bit, thì giá trị ngõ ra có thể bị âm. Lúc giá trịâm thì cờ carry sẽ lên 1             | PASS   |
| 4       | And, or,<br>xor, not | Thực hiện and, or, xor, not hai số 4 bitbất kì                                                                      | PASS   |
| 5       | Shift                | Thực hiện shift right hoặc left hai số 4bit bất kì                                                                  | PASS   |

#### 4. Simulation

Simulation (test add, sub, and, or, xor, not)



## 5. High level Arichitecture of the design

- Schematic của netlist



# 6. Report

- Schematic Viewer (main)

