

**Table 65.** Causes of Host and Global Resets

| Trigger                                                                                                                            | Host Reset<br>Without Power<br>Cycle <sup>1</sup> | Host Reset With<br>Power Cycle <sup>2</sup> | Global Reset<br>With Power<br>Cycle <sup>3</sup> | Straight to S5 <sup>6</sup><br>(Host Stays<br>There) |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------------------------------|
| Write of 0Eh to CF9h (RST_CNT Register) when CF9h when Global Reset Bit=0b                                                         | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| Write of 06h to CF9h (RST_CNT Register) when CF9h when Global Reset Bit=0b                                                         | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| Write of 06h or 0Eh to CF9h (RST_CNT Register) when CF9h when Global Reset Bit=1b                                                  | No                                                | No                                          | Yes                                              |                                                      |
| SYS_RESET# Asserted and CF9h (RST_CNT Register) Bit 3 = 0                                                                          | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| SYS_RESET# Asserted and CF9h (RST_CNT Register) Bit 3 = 1                                                                          | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| SMBus Slave Message received for Reset with Power-Cycle                                                                            | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| SMBus Slave Message received for Reset without Power-Cycle                                                                         | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| SMBus Slave Message received for unconditional Power Down                                                                          | No                                                | No                                          | No                                               | Yes                                                  |
| TCO Watchdog Timer reaches zero two times                                                                                          | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| Power Failure: PCH_PWROK signal goes inactive in S0 or DSW_PWROK drops                                                             | No                                                | No                                          | Yes                                              |                                                      |
| SYS_PWROK Failure: SYS_PWROK signal goes inactive in S0                                                                            | No                                                | No                                          | Yes                                              |                                                      |
| Processor Thermal Trip (THERMTRIP#) causes transition to S5 and reset asserts                                                      | No                                                | No                                          | No                                               | Yes                                                  |
| PCH internal thermal sensors signals a catastrophic temperature condition                                                          | No                                                | No                                          | No                                               | Yes                                                  |
| Power Button 4 second override causes transition to S5 and reset asserts                                                           | No                                                | No                                          | No                                               | Yes                                                  |
| Special shutdown cycle from processor causes CF9h-like PLTRST# and CF9h Global Reset Bit = 1                                       | No                                                | No                                          | Yes                                              |                                                      |
| Special shutdown cycle from processor causes CF9h-like PLTRST# and CF9h Global Reset Bit = 0 and CF9h (RST_CNT Register) Bit 3 = 1 | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
| Special shutdown cycle from processor causes CF9h-like PLTRST# and CF9h Global Reset Bit = 0 and CF9h (RST_CNT Register) Bit 3 = 0 | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| Intel® Converged Security and<br>Management Engine Triggered Host Reset<br>without Power-Cycle                                     | Yes                                               | No                                          | No <sup>4</sup>                                  |                                                      |
| Intel® Converged Security and<br>Management Engine Triggered Host Reset<br>with Power-Cycle                                        | No                                                | Yes                                         | No <sup>4</sup>                                  |                                                      |
|                                                                                                                                    |                                                   |                                             |                                                  | continued                                            |

Intel® 700 Series Chipset Family On-Package Platform Controller Hub (PCH)
January 2023
Doc. No.: 765585, Rev.: 001

Intel® 700 Series Chipset Family On-Package Platform Controller Hub (PCH)
Datasheet, Volume 1 of 2
139



| Trigger                                                                                                       | Host Reset<br>Without Power<br>Cycle <sup>1</sup> | Host Reset With<br>Power Cycle <sup>2</sup> | Global Reset<br>With Power<br>Cycle <sup>3</sup> | Straight to S5 <sup>6</sup><br>(Host Stays<br>There) |
|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------------------------------|
| Intel® Converged Security and<br>Management Engine Triggered Power<br>Button Override                         | No                                                | No                                          | No                                               | Yes                                                  |
| Intel® Converged Security and<br>Management Engine Watchdog Timer<br>Timeout                                  | No                                                | No                                          | No <sup>8</sup>                                  | Yes                                                  |
| Intel® Converged Security and<br>Management Engine Triggered Global<br>Reset                                  | No                                                | No                                          | Yes                                              |                                                      |
| Intel® Converged Security and<br>Management Engine Triggered Host Reset<br>with power down (host stays there) | No                                                | Yes <sup>5</sup>                            | No <sup>4</sup>                                  |                                                      |
| PLTRST# Entry Timeout (Note 7)                                                                                | No                                                | No                                          | Yes                                              |                                                      |
| CPUPWRGD Stuck Low                                                                                            | No                                                | No                                          | Yes                                              |                                                      |
| Power Management Watchdog Timer                                                                               | No                                                | No                                          | No <sup>8</sup>                                  | Yes                                                  |
| Intel® Converged Security and<br>Management Engine Hardware<br>Uncorrectable Error                            | No                                                | No                                          | No <sup>8</sup>                                  | Yes                                                  |

- Notes: 1. The PCH drops this type of reset request if received while the system is in S4/S5.
  - 2. PCH does not drop this type of reset request if received while system is in a software-entered S4/S5 state. However, the PCH will perform the reset without executing the RESET\_WARN protocol in these states.
  - 3. The PCH does not send warning message to processor, reset occurs without delay.
  - 4. Trigger will result in Global Reset with Power-Cycle if the acknowledge message is not received by the PCH.
  - 5. The PCH waits for enabled wake event to complete reset.
  - 6. Upon entry to S5, if Deep Sx is enabled and conditions are met as per Deep Sx on page 124, the system will transition to Deep Sx.
  - 7. PLTRST# Entry Timeout is automatically initiated if the hardware detects that the PLTRST# sequence has not been completed within 4 seconds of being started.
  - 8. Trigger will result in Global Reset with Power-Cycle if AGR\_LS\_EN=1 and Global Reset occurred while the current or destination state was S0.

## **22.2** Signal Description

| Name               | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GPD1 / ACPRESENT   | I    | <b>ACPRESENT</b> : This input pin indicates when the platform is plugged into AC power or not. In addition to Intel <sup>®</sup> CSME to EC communication, the PCH uses this information to implement the Deep Sx policies. For example, the platform may be configured to enter Deep Sx when in S4 or S5 and only when running on battery. <i>Note:</i> An external pull-up resistor is required.                                                     |  |  |
| GPD0 / BATLOW#     | I    | Battery Low: An input from the battery to indicate that there is insufficient power to boot the system. Assertion will prevent wake from S4/S5 states or exit from Deep Sx state. This signal can also be enabled to cause an SMI# when asserted. This signal is multiplexed with GPD0.  Note: For any platform not using this pin functionality, this signal must be tied high to VCCDSW_3P3. An external pull-up resistor to VCCDSW_3P3 is required. |  |  |
| GPP_B0 / CORE_VID0 | 0    | <b>PCH Core VID Bit 0</b> : May connect to discrete VR on platform. In default mode this pin is driven high ('1').                                                                                                                                                                                                                                                                                                                                     |  |  |
| GPP_B1 / CORE_VID1 | 0    | <b>PCH Core VID Bit 1</b> : May connect to discrete VR on platform. In default mode this pin is driven high ('1').                                                                                                                                                                                                                                                                                                                                     |  |  |
| continued          |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |