## A Dual-Channel ADC Module Design for Neural Recording

## 1. Circuit Design:



In response to this challenge's design specifications — namely, the acquisition of ~20  $\mu$ V extracellular action potentials across 100 channels, within a stringent power budget (<10 mW) and extremely compact module dimensions (<3 mm  $\times$  3 mm  $\times$  2 mm) — careful consideration was required in selecting the amplifier front-end topology. The amplifier needed to provide approximately 60 dB of gain, high input impedance suitable for a ~200 k $\Omega$  probe, low noise, and precise bandpass filtering to isolate the ~10 kHz neural signal bandwidth.

Extracellular neural recordings are particularly sensitive to environmental noise due to the extremely small signal amplitudes involved. Moreover, because the electrodes are placed in the extracellular fluid and not inside the neuron, there is no true, low-impedance "reference ground" available in the tissue. Therefore, this design makes use of a differential amplifier configuration with a single-ended op amp, effectively rejecting common-mode noise shared between the two input probes.

Initially, a closed-loop operational amplifier design was pursued, following conventional practices for high-fidelity low-noise amplification of neural signals. Closed-loop topologies offer well-defined and stable gain settings, superior linearity, and excellent suppression of external disturbances, which seemed highly desirable given the low signal amplitudes inherent in extracellular neural recording. However, during design development, substantial practical challenges emerged. Achieving a suitable low-frequency cutoff near 1 Hz to block electrode offset voltages, while simultaneously maintaining a large closed-loop gain, imposed a severe tradeoff between the coupling capacitor size (Cin) and the feedback impedance. Larger Cin values would relax feedback resistor requirements, but would simultaneously lower the input impedance, increase parasitic loading, and occupy prohibitive board area — a critical constraint in a 3×3 mm² footprint. Conversely, maintaining high input impedance with modest capacitor sizes would necessitate feedback resistances in the tens to hundreds of megaohms, introducing excessive thermal noise, leakage currents, and instability concerns.

Recognizing these constraints, and informed by modern advances in neural amplifier architectures - particularly the work done by Chaturvedi & Amrutur (2011) "An Area-Efficient Noise-Adaptive Neural Amplifier in 130 nm CMOS Technology" - the design pivoted toward an open-loop architecture using a standard operational amplifier (op-amp) in a single-ended, high-impedance, AC-coupled configuration. The open-loop architecture fundamentally relaxes the tradeoff between coupling capacitor size and low-frequency cutoff by providing an overall higher gain. This simultaneously maximizes ADC dynamic range utilization while minimizing component area and static power consumption — key advantages for high-channel-count implants. Furthermore, Chaturvedi & Amrutur make use of a "pseudoresistor" - a transistor device operating in deep subthreshold, at which point the drain-source resistance becomes extremely large. Properly biased, the pseudoresistor can achieve effective resistance values exceeding  $10^9\,\Omega$  (gigaohms) and even into the teraohm range, allowing preservative low-frequency cutoffs <1 Hz. Together, the input capacitor and pseudoresistor creates a high-pass RC pole that effectively blocks low-frequency noise and electrode offsets without requiring large capacitors or bulky feedback resistors.

However, during detailed simulation, the open-loop configuration revealed stability challenges at high gain settings. Without a stabilizing feedback network, small mismatches and input disturbances caused output saturation and oscillations, particularly given the high open-loop gain of the amplifier and the absence of dominant-pole compensation in the standalone op-amp design. While theoretical stabilization strategies exist (e.g., downstream low-pass filtering or local feedback compensation), implementing these within the strict size and power constraints was not practical in this prototype. As a result, the final design reverted to a closed-loop configuration, but retained the use of pseudoresistor feedback to achieve extremely high effective resistance and maintain a low-frequency cutoff near 1 Hz without requiring large discrete resistors. The closed-loop amplifier thus combines the advantages of well-controlled gain and enhanced stability, while preserving the area-saving and low-noise benefits of pseudoresistor-based AC coupling. LTSpice simulations verified that the closed-loop architecture with deep-subthreshold PMOS pseudoresistors achieves  $\sim$ 54 dB of gain, appropriate bandwidth (1.7Hz–9.9kHz), high input impedance ( $\geq$ 1G $\Omega$ ), and power consumption compatible with the challenge's specifications. Note the pseudoresistors were modeled as 1 T $\Omega$  resistors, achievable based on the work by Sharma & Goyal in "Implementation of Tunable and Non-Tunable Pseudo- Resistors using 0.18 $\mu$ m Technology".

Overall, while open-loop architectures remain highly attractive for future designs with more advanced stabilization or downstream signal conditioning, the final implementation of a closed-loop, AC-coupled amplifier with pseudoresistor feedback represents the best practical solution for satisfying the system's strict space, power, stability, and performance requirements.

#### 1.1. System Overview:

The architecture includes AC coupling at the input, a feedback network to define gain and bandwidth precisely, and a carefully selected low-noise operational amplifier (TLV9062) operating from a 1.8 V single supply. The input stage utilizes 47 pF ceramic capacitors (0201 package) for high-pass filtering, together with pseudoresistor elements implemented using ultra-low leakage PMOS devices. A 3 pF capacitor (0201), together with the system's equivalent output resistance, provide low-pass functionality. Overall, the system forms a second-order bandpass filter, shaping the overall response to cover the 1 Hz to ~10 kHz frequency range critical for extracellular spike acquisition.

The design was tailored to match the input range and resolution of the selected ADS7142 ADC, with an amplifier gain of approximately 54dB based on LTSpice simulations with pseudoresistors modelled as  $1T\Omega$  resistances. This scaling ensures that typical neural spike amplitudes ( $\sim$ 20  $\mu$ V) are mapped into  $\sim$ 10 mV swings at the ADC input, yielding sufficient resolution ( $\sim$ 23 LSBs per spike, given the 12-bit ADC has a resolution of 0.44mV/LSB). The ADC's 70 kSps sampling rate per channel provides oversampling relative to the 10 kHz bandwidth, enabling accurate spike waveform reconstruction.

All passive components were selected to balance size, thermal stability, and electrical performance within the tight physical constraints, and a 2-layer PCB stackup was planned to enable integration of signal and ground planes within the 2 mm maximum height.

## 1.2. Design Specs:

| Input Signal                | The module shall accept voltage inputs coming from extracellular neuronal signals, with amplitude ${\sim}20\mu V$ and bandwidth ${\sim}10kHz.$                                                                                                                                                                                                |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Number of Input<br>Channels | The prototype shall support 2 input channels using 2 single-channel or 1 dual-channel placeholder COTS amplifier(s).  The final design shall support 100 input channels.                                                                                                                                                                      |  |
| Power Dissipation           | The board shall dissipate less than 10 mW of power (for 100 channels, ideally). $<\!\!200\mu W$ for 2 channels, $<\!100\mu W/channel$ ideal.                                                                                                                                                                                                  |  |
| Board Size                  | The board volume shall be less than 3mm x 3mm x 2mm.                                                                                                                                                                                                                                                                                          |  |
| Probe Impedance             | Signals shall be measured with a probe impedance of approximately $200k\Omega$ .                                                                                                                                                                                                                                                              |  |
| Thermal Constraints         | The implant must limit the surface heat flux to <40 mW/cm² and temperature rise to <2°C above normal body temperature to avoid adverse tissue responses, particularly in sensitive brain tissue (Thermal Considerations for the Design of an Implanted Cortical Brain–Machine Interface (BMI) - Indwelling Neural Implants - NCBI Bookshelf). |  |
| Signal to Noise Ratio       | The signal to noise ratio shall be $> 5$ (doi.org/10.3389/fnins.2017.00665).                                                                                                                                                                                                                                                                  |  |

## 2. System Components:

See accompanying Excel table for power, board area, and cost tallies.

## 2.1. Op Amp:

| Part Spec                              | Impacted<br>Requirement | Relationship to Design Parameter                                                                                                                                                                                                                                                              | Design Requirement                                                                                                                                                                                                                                     |
|----------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quiescent<br>Current (I <sub>Q</sub> ) | Power                   | Assuming a 1.8V power supply, the power consumed by each amplifier channel will be: $P_A = I_Q V_{DD} = 1.8 I_Q$ However, the design problem assumes this power will be reduced by 90% from the actual power of the amplifier part selected. $P_A = 0.1 \cdot 1.8 \cdot I_Q$ $P_A = 0.18 I_Q$ | $P_{total} < 10mW$ The board will have 100 amplifiers (or 50 dual-channel ICs). Therefore, if there were no other components on the board: $P_A < 0.1mW$ $I_Q < 0.555mA$ Allowing for margin from other power dissipation: $I_Q < 0.3mA$ or $300\mu A$ |
| Bandwidth (BW)                         | Signal<br>Accuracy      | As per the design prompt, neural signals have 10kHz bandwidth. Thus, the amplifier                                                                                                                                                                                                            | For proper margin:  GBW > 100kHz                                                                                                                                                                                                                       |

|                                | (Frequency response)                   | BW must be significantly greater than this to prevent distortion and phase lag.                                               |                                                                                                                                                                                         |
|--------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Impedance (Zin)          | Signal<br>Integrity (Input<br>loading) | Zin will form a voltage divider with the $200 k\Omega$ probe, controlling the "amount" of voltage signal that gets amplified. | The input impedance should be at least 100x the probe resistance, for ~99% retention: $Zin \ge 2M\Omega$                                                                                |
| Open-Loop Gain                 | Precision<br>(ADC Input<br>Range)      | Neural signals ( $\sim$ 20 $\mu$ V) must be amplified to mV range for digitization by 10-12 bit ADC.                          | Within reason:<br>$A > 500 \text{ or } \sim 27 dB$<br>Closed-loop gain will be less.                                                                                                    |
| Common Mode<br>Rejection Ratio | Signal<br>Integrity<br>(Noise)         | A high CMRR is needed to reject environmental noise common to both amplifier inputs.                                          | Within reason: $CMRR > 70dB$                                                                                                                                                            |
| Package                        | Board space                            | Part takes up critical board area.                                                                                            | The amplifying IC shall be a dual channel, single-ended op amp to optimize space. Therefore, only one IC will be needed for both channels. The smallest package size shall be selected. |

| Part Option                                             | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TLV9062S Dual, 5.5-V, 10-Mhz CMOS operational amplifier | <ul> <li>Ideal (smallest possible) size 1mm x 1mm (DSBGA package)</li> <li>Low broadband noise</li> <li>Sufficient open-loop gain of &gt;100dB</li> <li>Sufficient unity-gain bandwidth of 10MHz (specifically 15848)</li> <li>CMRR of ~50-100dB (within reasonable range)</li> <li>Quiescent current is too high (534μA)</li> <li>Lowest supported supply voltage is 1.8V.</li> <li>Typical input resistance of 10<sup>13</sup> Ω which is very high.</li> <li>Input capacitance is 4 pF. In series with the probe impedance ~200 kΩ, this creates a low-pass filter with cutoff 1/2πRC ~ 200kHz. Since the neural signal bandwidth is only up to ~10kHz, the cutoff is sufficiently high.</li> <li>Cost is \$0.83 per unit</li> </ul> |
| TLV8542                                                 | <ul> <li>- Ideal size 1.5mm x 1.5mm (X2QFN package)</li> <li>- Nanopower quiescent current (500nA per channel)</li> <li>- Unity gain bandwidth of 8 kHz is far too low :(</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TLV9102                                                 | - Available in SOIC, SOT-23, TSSOP, VSSOP, which are all too large                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

After evaluation of several amplifier options, the TLV9062 operational amplifier was selected. The TLV9062 offers a combination of high open-loop gain, low input noise, excellent input impedance, and small package size, all of which align with the design constraints for power, area, and neural spike fidelity.

Based on the datasheet, the TLV9062 provides an open-loop gain of approximately 104 dB (corresponding to ~15,848 V/V), ensuring sufficient linearity and amplification capability for the very low-amplitude extracellular neural signals (~20  $\mu$ V). The device exhibits extremely low input bias currents (~0.5 pA), corresponding to an input resistance in the teraohm range, thereby minimizing signal loading effects even when interfacing with 200 k $\Omega$  probe

impedances. Input-referred voltage noise is approximately  $10 \text{ nV}/\sqrt{\text{Hz}}$  at 10 kHz, which supports a high signal-to-noise ratio (SNR) after amplification.

$$Pdiss \simeq I_{Quiescent} \cdot V_{supply}$$

While the TLV9062's quiescent current of approximately 538  $\mu$ A per channel is slightly higher than ideal for the cumulative implant power budget, the device family offers integrated low-power standby functionality. The TLV906xS variants include a shutdown mode that reduces the amplifier's current consumption to less than 1  $\mu$ A per channel when not active. In the final system design, this shutdown feature can be leveraged to dynamically manage power depending on recording needs, such as disabling idle channels or implementing duty cycling strategies during non-critical periods. This would ensure that the overall module remains within the strict <10 mW power envelope even as channel count scales.

#### 2.2. Capacitors:

| Name                | Value | Part selection           | Specs & Considerations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------|-------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C <sub>L</sub>      | 3pF   | TMK021CG030BK-W          | <ul> <li>Cost \$0.45 per unit</li> <li>Smallest 0201 casing (~0.25mm x 0.125mm)</li> <li>Great tolerance of 0.1pF</li> <li>Rated voltage of 25V leaves plenty of headroom for system VDD of 1.8V</li> <li>ESR between 0-100Ω in frequency band of interest: this will compound with op amp's (small) finite output resistance to form an RC pole. However, the corner frequency for the parasitic RC circuit would be <i>huge</i> and therefore not degrade circuit behaviour. Assuming an ESR of 100Ω and op amp output of 50Ω, the RC constant would be 450ps, for a corner frequency of ~350MHz (<i>huge</i>).</li> <li>Excellent insulation resistance &gt;10<sup>10</sup>Ω to prevent leakage currents</li> </ul> |
| 2 x C <sub>f</sub>  | 0.1pF | D10NA0R1A5PX             | <ul> <li>Unfortunately, not available in 0201. Second smallest possible casing (0.25mm x 0.25mm)</li> <li>Reasonable tolerance margin of 0.05pF</li> <li>Rated voltage of 50V is absolutely no concern</li> <li>Cost per unit is \$4.6995 (on the expensive side, but worth it for this piece)</li> <li>Good insulation resistance &gt;10<sup>6</sup>Ω to prevent leakage currents</li> <li>Reasonable dissipation factor (0.15%) helps meet power management requirement - estimated ESR is DF/2πfc which is approximately 100Ω at 10kHz frequency</li> <li>Stable temperature coefficient</li> <li>Medical grade</li> </ul>                                                                                          |
| 2 x C <sub>in</sub> | 47pF  | MSASE021SCG470J<br>WNA01 | - Cost \$0.104 per unit (minimum 50,000 order at a time) - Smallest 0201 casing (~0.25mm x 0.125mm) - 5% tolerance reasonable - Rated voltage of 16V leaves plenty of headroom for system VDD of 1.8V - Extremely low temperature drift & excellent frequency stability - Low DF (0.001), high Q factor (since Q=1/DF, Q>1000 at 1MHz) decreases energy loss across signal bandwidth - Estimated ESR is DF/2πfc which is approximately 338Ω at                                                                                                                                                                                                                                                                         |

|  |  |  | 10kHz frequency - Again, good insulation resistance $> 10^{10}Ω$ - General-purpose high reliability (industry standard) |
|--|--|--|-------------------------------------------------------------------------------------------------------------------------|
|--|--|--|-------------------------------------------------------------------------------------------------------------------------|

## 2.3. Pseudoresistor:

The pseudoresistor is used in the op amp feedback path to achieve extremely high resistance values to enable AC coupling at low frequencies without impractically large input capacitors, or other area/noise penalties associated with large discrete resistors. In this design, the pseudoresistor will be implemented using a PMOS device operating in the subthreshold region, achieved by tying the gate to the drain, with the bulk tied (intrinsically) to source. In this mode of operation, the gate-source voltage is below the threshold voltage, and a very small drain current flows exponentially with applied voltage. As described by Sharma & Gupta (2016), the drain current of a P-MOSFET in subthreshold is approximately:

$$I_{SD} \simeq I_{D0} e^{(VBG-VTH)/nU_{T}} (e^{-VBS/U_{T}} - e^{-VBD/U_{T}})$$

The incremental resistance r<sub>inc</sub> then governs the small-signal behavior and is given by:

$$r_{inc} = \frac{\partial VDS}{\partial I_D}$$

The CSD23280F3 P-Channel MOSFET was selected for subthreshold pseudo-resistor implementation due to its ultra-compact PicoStar<sup>TM</sup> package ( $0.7\text{mm} \times 0.6\text{mm}$ ), low threshold voltage (-0.65V typical), and low leakage characteristics (50nA max at Vgs = 0V, Vds = -9.6V). The low threshold voltage is especially critical in this application, as it enables subthreshold conduction even when the gate and source are nearly equal, allowing the device to operate reliably in the weak inversion region without requiring additional gate biasing. This simplifies the design and helps ensure consistent pseudo-resistor behavior across channels. The component is also cost-effective, priced at approximately \$0.035 per unit in 3000-piece quantities, supporting scalability toward a 100-channel architecture.

| Spec                                    | Target                                     | Justification                                                                           |
|-----------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------|
| Drain source current (I <sub>DS</sub> ) | pA range<br>1nA maximum for ~1G resistance | To create large effective resistance                                                    |
| Package Size                            | Very small                                 | To reduce parasitic capacitance and optimize board space                                |
| W/L                                     | Minimum possible                           | Smaller W/L increases R <sub>DS</sub> and reduces parasitics                            |
| Gate leakage current (I <sub>GS</sub> ) | ≤ 1 pA                                     | To avoid signal injection through the gate during coupling                              |
| Number of channels                      | Dual or quadruple                          | To save board space, since we need four pseudo resistors total (two per signal channel) |

Power Calculations:

To estimate the effective subthreshold current under application conditions, the datasheet leakage current at Vgs = 0V was scaled linearly according to the operating drain-source voltage.

- For the feedback resistor given the amplifier's simulated midband gain ( $\sim$ 450×) and a typical neural input spike of 20 $\mu$ V, the resulting output swing ( $\sim$ 9-10mV) defines the effective Vds. Scaling accordingly, the drain current is estimated at  $\sim$ 47pA, yielding an effective pseudo-resistance of approximately 192M $\Omega$ .
- For the equivalent (impedance-matching) pseudo-resistor on the non-inverting, the voltage across it would be that of the neural signal, which is approximately  $20\mu V$ . The corresponding drain current is proportionally reduced to ~104fA. This current yields an effective pseudo-resistance of approximately  $192G\Omega$ , calculated by  $R_{pseudo} \cong V_{DS} / I_{DS}$  where  $V_{DS}$  is the applied differential signal voltage.

Because the pseudo resistor operates in subthreshold and the biasing is for a very low current, the power consumption is also extremely small.

$$P(fb) = I_{DS} \cdot V_{DS} = 9mV \cdot 46.9 \cdot 10^{-12} A = 422 \, fW$$

$$P(+) = I_{DS} \cdot V_{DS} = 20 \cdot 10^{-6} V \cdot 104 \cdot 10^{-15} A = 2.08 \, aW$$

## 2.4. ADC:

Based on the selected amplifier type, the ADC must accept single ended inputs. Since there are two channels in this prototype, it will be a dual-channel input ADC. In the final design, the number of channels is expanded to 100, and as such, an analog multiplexer could be used such that 50 amplifiers can share one half of the ADC channels and the other 50 can share the other half.

| Part Spec                              | Impacted<br>Requirement | Relationship to Design Parameter                                                                                                                                                | Design Requirement                                                                                                                                                                       |
|----------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quiescent<br>Current (I <sub>Q</sub> ) | Power                   | ADC idle power adds to total system power.                                                                                                                                      | Keep I <sub>Q</sub> as low as possible.                                                                                                                                                  |
| Resolution (bits)                      | Precision               | ADC must have sufficient resolution to faithfully digitize amplified neural signals $(20\mu V)$ spikes amplified to $\sim 1mV-100mV$ based on the selected amplifier topology). | For a mV signal range, the ADC should have a maximum LSB of ~1mV according to this formula:  LSB = VREF/2 <sup>n</sup> where VREF is the full scale voltage and n is the number of bits. |
| Sampling rate                          | Signal<br>Integrity     | Neural signals have bandwidth up to 10kHz. To properly capture spike shape in the time domain, sampling must be ≥7× the maximum frequency content of 10kHz.                     | Sampling rate > 70kSps per channel                                                                                                                                                       |
| Package                                | Board space             | Part takes up critical board area.                                                                                                                                              | The ADC shall be dual channel, such that only one IC will be needed for both channels. The smallest package size shall be selected.                                                      |

Selection: ADS7142 Nanopower, Dual-Channel, Programmable Sensor Monitor

- Power consumption is extremely low (analog: ~265 μA at 140kSps; can be much lower at slower rates).

- Sampling rate is up to 140kSps (manual mode), which meets 100kSps threshold for signal integrity in time domain.
- In this IC analog supply input is used as the reference (full-scale) voltage for analog-to-digital conversion.
- The supply voltage 1.65-3.6V is compatible with the 1.8V system.
- I2C interface for simple wiring and easy to hook up to MCU.
- The unit cost is \$1.19 USD for tape & reel.
- The size is ideal, having an X2QFN package of 1.5mm x 2mm.

The ADS7142 12-bit ADC was selected to digitize the amplified extracellular neural signals in this design. Its input range, spanning 0V to VDD, aligns with the amplifier's output configuration, with VDD set to 1.8V. The amplifier output is centered around a stable voltage (VDD = 1.8V) using pseudoresistor biasing, ensuring that the output swing remains within the ADC's operating range (non-negative).

With a 1.8V full-scale range, the ADS7142 provides an LSB size of approximately 0.44 mV. Following amplification with a gain of approximately 54dB, typical extracellular neural spikes with amplitudes in the  $20\mu V$  range produce output signals  $\sim 10 mV$ . This corresponds to approximately 23 LSBs per spike, which is sufficient to resolve individual spikes, preserve basic waveform structure, and enable reliable spike detection and basic sorting in post-processing. The ADC's sampling rate further supports signal fidelity. In dual-channel mode, the ADS7142 samples each channel at up to 70kSps, which comfortably satisfies the Nyquist criterion for neural signals with maximum bandwidth around 10kHz. Given typical extracellular spike durations of approximately 1 ms, the sampling rate provides roughly 70 samples per spike, allowing for high-fidelity temporal representation of the signal features.

## 2.5. Connector:

An FPC-to-board connector was selected for the neural signal acquisition module to achieve maximum miniaturization, low mass, and reliable high-density interconnects, making it ideal for compact biomedical systems. FPC connectors allow flexible, thin cabling between the module and external circuits, minimizing mechanical strain and preserving a small module footprint. The Hirose BK13C06-6DP/2-0.35V connector specifically was chosen due to its low-power operating conditions, and extremely compact size—2.35 mm in length, 1.6 mm in width, and 0.475 mm in stacking height—meeting the module's strict 3 mm × 3 mm × 2 mm space constraint.

The connector features 6 signal contacts and 2 power contacts. In this design, 2 signal contacts are used to route the I<sup>2</sup>C lines (SCL and SDA) for the ADC output to interface with an offboard MCU. I<sup>2</sup>C lines operate at low voltages (typically less than 3.3V), and modest speeds ( $\sim$ 100kHz to 400kHz standard mode), which are supported by this connector's electrical specifications. The pull-up resistors necessary to hold the I<sup>2</sup>C lines high will need to be implemented on the MCU, or elsewhere on the connecting bus. The remaining 4 signal contacts will be used to route the extracellular neural probe signals directly. Each probe carries a a small analog extracellular voltage,  $\sim$ 20 $\mu$ V for this application, well-suited for this low-power connector. Finally, the 2 dedicated power contacts provide reliable GND and VDD supply connections. With a rated voltage of 50 V DC, 0.3 A per signal contact, and 5 A per power contact, the connector offers ample electrical margin for the module's low-voltage, low-current operation.

## Power Calculation:

With a 1.8V supply and assuming the maximum module power constraint of 10mW is met, the total supply current is approximately 5.56mA (P/V). Based on the connector's typical power contact resistance of  $30m\Omega$ , the estimated I<sup>2</sup>R conduction losses across both power contacts can be estimated at  $1.86\mu$ W. Signal contact losses would be negligible due to the extremely low current draw of the analog inputs and I<sup>2</sup>C communication lines.

## 3. Circuit Simulations in LTSpice:

## 3.1. Equivalent Circuit Model:

The ADS7142 input was first modeled as a  $1~G\Omega$  resistor in parallel with a 10pF capacitance based on datasheet specifications, ensuring minimal loading impact on the amplifier output stage. The pseudo resistors were modelled by their approximate equivalent resistance of a tera-ohm, achievable based on the work by Sharma & Goyal in "Implementation of Tunable and Non-Tunable Pseudo- Resistors using  $0.18\mu m$  Technology".

To model the extracellular neural probe in simulation, an equivalent circuit was created consisting of a  $200k\Omega$  series resistance and a 1pF shunt capacitance. The resistance represents the probe and tissue interface impedance, as specified in the design problem description. The capacitance models the parasitic effects of the electrode surface area and cabling. This equivalent circuit ensures that the analog front-end response is tested under realistic input loading and high-frequency behavior.





The output shows clear amplification by the midband gain of ~500 or ~54dB (~20 μV input to ~10mV output), correct timing, and stable, appropriately level-shifted baseline without drift (when

Conclusion(s)

- pseudoresistor is connected to VDD), indicating the amplifier is working as intended.
- The input pulse generated by the SPICE PULSE source exhibits slight rounding at the rising edge and minor droop during the pulse high state. This behavior arises from the combined effects of source resistance (200kΩ), probe capacitance (1pF), and finite rise/fall times defined in the simulation. These effects are acceptable for the application because extracellular neural spikes are not perfect square waves, and the slight non-idealities occur at frequencies well within the amplifier's intended bandwidth (~10kHz). The observed input behavior remains representative of realistic biological signals and does not impact the system's ability to correctly amplify and sample neural activity.
- The observed overshoot at the rising and falling edges of the output pulse is due to underdamped transient behavior resulting from the interaction between the amplifier output impedance, the equivalent ADC load resistance, and the load capacitance (3pF + 10pF). Sharp input transitions (high dv/dt) excite high-frequency modes, producing small overshoot peaks that are typical in capacitive-loaded amplifier stages. This behavior is acceptable for this application because the overshoot magnitude remains very small relative to the neural signal amplitude (~20µV spikes) and settles quickly (within microseconds), well before the next significant neural event. The amplifier remains within its linear region, and the overshoot does not cause distortion, clipping, or long-term ringing that would corrupt the sampled data. Therefore, the transient peaks do not significantly impact signal fidelity for the intended neural signal bandwidth (~10kHz).

## Differential Signal Inject sine waves of different frequencies between 0-10kHz into both Vin+ and Vin- (differential mode), of Test Setup magnitude ~10μV for 20μV differential signal, and run transient analysis Also add DC offsets to ensure they are killed effectively. Try grounding one terminal and injecting a 20µV signal into the other to ensure they are both functional, and that no unexpected signal inversions occur (e.g., if negative terminal contains a signal). Expectation Check Output = amplified differential signal, and that gain (~1500 from pulse simulation above) doesn't roll off within desired 10kHz bandwidth DC offsets should not impact output. Transient Input Signals: (single sample case shown here) Oppositely phased sine waves with amplitudes of 10µV for 20µV differential Analysis (Sample) Frequency of 10kHz (upper limit, worst case) DC offset of 0V 4μ\ 2μ\ -2μ\ -4μV--6μV Output: New amplitude of ~10mV (agrees with midband gain of ~54dB) Appropriately level shifted to center voltage of ~1.5982V (acceptable for ADC range) Timing is correct (extremely slight delay/distortion, reasonable for neural application that mainly involves discrete "all-or-nothing" spike signalling) 1.605V 1.603V 1.602V 1.601V 1 600V 1.599V 1.598V 1.597V 1.596\ 1 595V 1.594V 1.593V 1.592V 0.0ms 0.6ms 0.9ms 1.2ms 1.5ms 1.8ms 2.1ms 2.4ms Additional The center (reference, or "no signal") voltage remains to be about 1.5982 V across different input frequencies. Note(s) Gain & DC offset begin to vary slightly based on frequency of input signal at edges of passband (where midband gain starts to drop off, e.g. in the example shown above for a 10kHz signal). These extreme cases would need to be accounted for / mitigated in the final design solution for high precision quantization, potentially using a PGA or VGA before the ADC or implementing digital compensation logic.







## 3.2. Circuit Model with PMOS as pseudoresistor:

In the two-channel prototype amplifier, non-tunable pseudo-resistors are used, implemented using PMOS devices with bulk tied to source (pre-wired in transistor part), and gate tied to drain. This topology is well known to yield large resistance values with minimal area and power consumption but introduces strong nonlinearity and variability with voltage. As described by Sharma & Gupta (2016), non-tunable pseudo-resistors exhibit highly nonlinear resistance-voltage behavior, with resistance decreasing substantially as the drain-source voltage increases. Additionally, at higher frequencies such as 10 kHz, the MOS transistor's parasitic gate and junction capacitances can begin to dominate the impedance, effectively reducing the feedback impedance and causing gain rolloff. This behavior was observed in LTSpice simulations: while square pulse inputs (low-frequency dominant) exhibited an almost full amplifier gain of approximately 46dB, sinusoidal inputs at 10 kHz were amplified by a mere factor of 2, indicating significant bandwidth limitation imposed by the pseudo-resistor and associated parasitics. A future improvement (re: adding another pseudo-resistor in series to stabilize resistance) is presented next.



| Test                               | Outcome                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10kHz (high frequency) input       | <ul> <li>Signal is not amplified to the desired amount due to pseudo resistance rolloff at upper end of passband.</li> <li>New amplitude of ~0.04mV, much lower than anticipated ~10mV (corresponds to a tiny gain of 2!)</li> <li>Measuring V/I across pseudoresistor suggests it's acting as 430MΩ resistance (0.43GΩ) at this high frequency, which is orders of magnitude below desired 1TΩ</li> <li>The gain is less than expected as a result of poor pseudoresistance due to rolloff at higher frequencies</li> </ul> |  |
|                                    | 1.521692V-<br>1.521688V-<br>1.521676V-<br>1.521672V-<br>1.521668V-<br>1.521660V-<br>1.521656V-<br>1.521652V-<br>1.521652V-<br>1.521648V-<br>0.0ms 0.3ms 0.6ms 0.9ms 1.2ms 1.5ms 1.8ms 2.1ms 2.4ms 2.7ms 3.0ms                                                                                                                                                                                                                                                                                                                |  |
| Square pulse (low frequency) input | <ul> <li>Signal is amplified by about 10x, which is more than we had at high frequency, but not as much as was seen when the pseudo resistor was modelled as 1TΩ, indicating it is standalone insufficient.</li> </ul>                                                                                                                                                                                                                                                                                                       |  |



## 3.3. Pseudoresistor Improvement:

The current implementation must be revisited to increase the pseudoresistance to  $\sim 1T\Omega$ , ensuring the RC constant remains consistently high enough to provide a low cutoff frequency, while preserving gain. The current implementation provides insufficient gain, and uses one PMOS with its gate tied to its drain, as shown here:

Work published by Sharma & Gupta has reviewed the operation of various FET-based pseudo resistors and simulated their equivalent resistance across a range of drain to source voltages. They found that a single PMOS achieves *just below* 1  $T\Omega$  of resistance at a peak  $V_{DS}$  of ~0V, afterward rolling off.



This poses a problem in the current design. Should  $V_{\rm DS}$  vary slightly, the stable resistance around which the data acquisition system is built would decrease, losing important low-frequency information, and providing an unreliable gain at these frequencies. Therefore, the final, scaled design would further add another PMOS in series with the current one, with their gates tied together, as follows:

$$v_{\star}$$

According to Sharma & Gupta, this topology provides a much more reliable 1  $T\Omega$  resistance across a wider range of  $V_{DS}$  values.



The functionality of this final circuit was verified in LTSpice for the frequency band of interest.

## 3.4. Circuit Model with 2 PMOS (gates connected) as pseudoresistor:





Not shown here, because document is getting very long, but stability analyses also passed for this circuit, agreeing with the initial circuit that modelled the PMOS as  $\sim IT\Omega$  resistor.

## 4. Schematic & Preliminary PCB Design in KiCad:

This preliminary board uses interim parts that are larger than the ones truly selected, breaking the 3mm x 3mm area constraint. However, based on the calculations provided in the Excel sheet, and the plan for a dual-sided PCB, the selected parts will be able to meet the constraint. For the final design, custom-made symbols and footprints can easily be made for all the missing parts using KiCad's symbol and footprint editors.

There exists no current symbol, footprint or 2D models for the non-standard  $0.25 \,\mathrm{mm} \times 0.25 \,\mathrm{mm}$  D10NA0R1A5PX casing. Therefore, in the current layout, a capacitor closest in value to the D10NA0R1A5PX  $0.1 \,\mathrm{pF}$  was used for  $C_f$  (and its matched counterpart at non-inverting terminal). The interim part (Taiyo Yuden MLAST021SCG0R2BWNA01, 0201 case size) would be replaced with D10NA0R1A5PX in the real design for optimal tuning and performance. Otherwise, this slight change in capacitance would lower the high-pass corner frequency of the amplifier stage, leading to marginally greater attenuation of low-frequency components.

Similarly, there was no available footprint or 2D model for the connector choice (BK13C06-6DP/2-0.35V). Therefore, a similarly sized connector (5047540900) of the same pitch was used to simulate it. This connector has 9 positions rather than 6, and is slightly bigger, but was edited to more closely match the BK13C06-6DP 2.35mm x 1.6mm. The current prototype further uses the X2QFN package for the op amp, which is bigger, because the ECAD model is not available for the smaller DSBGA. However, the final design will take advantage of the ideal 1mm x 1mm part.



#### 4.1. PCB layout plan:

A 2-layer PCB was selected for the neural signal acquisition module to meet stringent size, cost, and complexity constraints, while still maintaining sufficient signal integrity for low-frequency analog and digital signals. Although the module operates at relatively low bandwidths (~10kHz neural signals and low-speed I<sup>2</sup>C

communication), proper grounding remains essential to suppress noise, minimize EMI susceptibility, and maintain clean analog performance. Based on best practices outlined in PCB design guidelines, the bottom layer of the PCB will be primarily used as a continuous ground plane, providing a low-inductance return path and reducing loop areas for both analog and digital signals. Ground connections will be made by placing short vias directly from signal traces and component grounds to the bottom ground plane wherever possible, ensuring minimal impedance and reducing noise coupling.

| L1 (Top)                | Critical analog path: Connector Input, AC coupling & Amplification  - Highest priority parts here (op amp and Cin are essential)  - Via must be placed close to op amp output pad  - Minimize feedback loop area (inductance), critical for stability | - Connector (neural inputs, I²C, power) - Op amp (U2) - Input coupling capacitors (Cin1-Cin4) - Pseudoresistor PMOS FETs (Qfb) - Feedback capacitors (Cfb) - Direct traces toward bottom - Ideally impedance balancing network (Qg, Cg) will also fit on the top, near non-inverting op amp input |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L1 (Bottom)             | Auxiliary capacitors & ADC routing (slower signals)  - "Less critical" signal path (post-amp passive elements)  - Ideally minimize signal path from op amp output to ADC input with vias close to pads                                                | <ul> <li>- CL to ground (decoupling)</li> <li>- ADC chip (U1)</li> <li>- I<sup>2</sup>C routing</li> <li>- Impedance balancing network <i>if it does not fit on top layer</i></li> </ul>                                                                                                          |
| Ground (Copper<br>Pour) | Bottom of board acts as a continuous ground plane under critical analog sections - Stitching vias shall be placed near every critical node (op amp inputs, outputs, Cin grounds) - Minimize return path impedance for analog signals                  | - Continuous ground pour                                                                                                                                                                                                                                                                          |

#### 4.2. Current (Sped-Run) Implementation:

The current PCB layout serves primarily as a rough demonstration of component placement and signal flow, rather than a finalized compact implementation. For example, in this preliminary design, the ADC (U1) overlaps significantly with the connector (J2), under the knowledge that the actual chosen connector is much shorter in physical length than the interim one used here. Similarly, part of the feedback network components purposefully overlap with the amplifier IC, since the truly selected part is much smaller than the interim used here. Nonetheless, in designing this preliminary prototype layout, several important practices were applied to establish a strong foundation. Input capacitors (Cin1–Cin4) were placed close to the incoming probe signals and amplifier inputs to ensure proper AC coupling and minimal parasitic pickup. Feedback loops, including pseudoresistor FETs and feedback capacitors, were placed near their corresponding amplifier nodes to minimize loop areas. The ADC was placed near the connector and to the side, such that digital control signals may be routed along the periphery of the board. This serves to isolate them from sensitive analog sections, reducing potential cross-coupling and noise injection. Load capacitors were positioned near the amplifier outputs to maintain output stability. In the final design plan, the ADC chip and accompanying output passives will be placed on the bottom of the main layer.

Detailed component area calculations, summarized in the accompanying Excel sheet, show that the cumulative footprint of all active and passive components totals approximately  $10.72 \text{ mm}^2$ . This analysis confirms that achieving a final board size of  $3 \text{ mm} \times 3 \text{ mm} (9 \text{ mm}^2)$  is feasible, particularly with the use of a dual-sided PCB.







## 5. Design Scalability & Future Improvements:

The use of flexible, thin PCB materials and modular stacking strategies could allow this design to scale to 100 channels without requiring major system-level redesign.

#### 5.1. Analog Signals:

Based on the project's prompt, when scaling to 100 channels, the two discrete amplifiers used in this prototype would be replaced by a custom 100-channel IC. In this hypothetical final version, each amplifier's power consumption is reduced by 90%, yielding a total amplifier power of approximately 9.61 mW across 100 channels (see Excel sheet). Including the ADC and connector contributions, the final total board power is estimated at 10.23 mW, slightly exceeding the 10 mW design target specified in the project prompt. However, this overhead will be effectively mitigated by leveraging the integrated low-power shutdown mode available in the TLV9062 operational amplifier used in the design. The TLV9062 features an enable pin (EN) that allows each amplifier channel to enter a standby mode, reducing its typical supply current to less than 1 µA per channel when not actively sampling. In the final system implementation, the enable pins of the amplifiers will be controlled by a digital logic line or microcontroller that synchronizes with the ADC sampling schedule, ensuring that the amplifiers are placed into shutdown during periods when signal acquisition is not occurring. By activating the amplifiers only briefly before each sampling window and disabling them immediately afterward, the average power consumption can be reduced well below the continuous 10 mW constraint while preserving signal integrity, especially noting that the op amps constitute the main source of power dissipation on the board.

## 5.2. Digital Signals:

To extend the architecture to support many more channels, additional multiplexing will be incorporated to efficiently select between amplifier outputs before digitization. A time-division multiplexing (TDM) or parallel-bus multiplexer strategy would allow multiple analog outputs to share a single ADC input or a few ADCs. The acquisition module would be controlled by a low-power microcontroller or FPGA capable of I²C communication, fast clocking and basic data handling. A cortex-M0+/M4 MCU or small FPGA would be suitable, balancing power budget and performance. The current I²C setup may be extended to SPI for higher speeds and enhanced waveform recovery of fast transients. This would require an additional two wires, minimum, meaning the current 8-pin connector would need to be swapped for one that offers at least 10-pins.

## 6. Appendices

## 6.1. Preliminary Designs:





# 2) Single Ended diff. amp. w/ AC coupling & 2 nd order Filtering action (VI)



\* Works under the assumption that sensing electrode input path is dean (i.e. that there is a reliable tissue GND) which is not the case for extracellular neural recording, which uses electrode-pairs necessarily for a truly differential input (noise-cancelling ).

## 3) Single Ended. diff. amp. w/ AC Coupling & 2nd order filtering (V2)



RFI => potentially FET based paeudoresistor (based on fc, requirement)

#### corrections

X · feedback on () terminal for non-toverting config.

X . Rfa added in parallel for impedance matching

X. Ring required on O commac to neep high input 2 RF, may impedance & set gam. be sufficient.

(probably...)

· might need to add DC biasing recistors in series w/input caps, since op. amps. bias currents need a DC þath...

2 1st thing to sacrifice for board space SINCE CUTTENES are ting ...

2 · consider removing RL to save space Close anti-accessing Filter > We'd only have high pass action -> nsk issues from

nigh freq spikes
(into ADC)
CL alone wod shunt

AC noise but and lead to reflections/ringing/underdamped behaviour...

## 6.2. (Not Pursued) Open Loop Topology



open loop configuration? would allow us to Win for same garn ... even Mgain to better use ADC Vfullscale I out = Gm (V+-V-) Av: open loop gain highpass Vout = Ar(Vp-Vn) H(S) = (SRpseudo Cin 1+SRPSEUDO CIN RICLS + 1 Jeall Roseudo Ro For simplicity H(s) = Av Riseum Cin S 52+ RICL+RPCIOS+1 RLCLRPGIN ALCLRPGO = AuRpCin RuckRpCin ( RLCL+Rpcin ) RICL+ ROCM RLCLRPCIO - with this topology, Cin is in num. twice & Av is added too meaning bl Cin For same gain -> Based on these formulas (from a lil Python scipo ") can achieve: Gain of 1592 Cin = 10 HF Rpseudo = 1G.A. (achievable) RL = IOKAL C1 = 1.59 nF or Cin = 1xF, Av=105 (... bother variations) with TLV9062 op amp: meed gain ≈ 750 Av= 15848 Cin = 34F RL=10K-2 CL=1.59nF Rpsoudo = 161 N=15848 max 100201 Rescula = 50GA could be (min.) a bit for gam ~ 1000 CL= 4700 PF conservative CL= InF RL= 3.3KA RL= 16KA 40ff 2 tad from 750) 4 off a tad from 3.387K 15.923K FH = 10.3KHz whigh Fourthind
gives wriggle room. \$50% tol on get 1%!

## 6.3. Transfer Function of selected closed-loop topology:



Therefore, the transfer function of the ideal selected system is that of a standard 2nd order bandpass filter:

## 6.4. Tuning component values for selection:

A Matlab script was written to optimize the amplifier's gain based on the maximum possible Cin value (available in an 0201 casing), and the approximate pseudo-resistance that can be offered by a FET operating in the subthreshold region. The optimal values of  $C_L$  and  $C_F$  could thus be selected to strike a balance between maintaining high gain and ensuring the bandwidth rests near 10 kHz.

Based on the transfer function:

Poles: 
$$S = -\frac{1}{RLCL}$$
,  $-\frac{1}{RFCF}$ 
 $G_0 = \frac{Cr_0 R_L C_L CF RF^2}{RLCL+RFCF}$ 
 $C_{10} = 0.1 \mu T_L T_F RFC_{10}$ 
 $C_{10} = \frac{C_1 \mu T_L T_F RFC_{10}}{T_L T_F}$ 
 $C_{10} = \frac{C_1 \mu T_L T_F RFC_{10}}{T_L T_F}$ 
 $C_{10} = \frac{C_1 \ln C^2 \ln C^2}{C^2 \ln C^2}$ 
 $C_{10} = \frac{C_1 \ln C^2 \ln C^2}{C^2 \ln C^2}$ 
 $C_{10} = \frac{C_1 \ln C^2}{C^2 \ln C^2}$ 

Surface plots were generated to better visualize how altering each tuning parameter impacts the overall gain, Go.



## 6.5. Literature Review Log:

| Article Source      | Key Points                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Design Takeaways                                                                                                                                          |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Miscellaneous notes | recording modules to achieve low-nois signals while maintaining low power c  A multi-stage amplifier architecture is gain (~60–80 dB) necessary for extract preserving stability. The multi-stage approach to the stage of the stage approach to t | often used to achieve the high overall ellular neural signal amplification while proach also reduces the need for s, enables improved low-frequency noise |

|                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | nultiplexing (TDM) to share ADCs across ins. Probably too complex for now, but if onsider sharing ADC.                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| https://kth.diva-portal.org/sm<br>ash/get/diva2:1304287/FUL<br>LTEXT01.pdf Circuit<br>Design Techniques for<br>Implantable<br>Closed-Loop Neural<br>Interfaces | <ul> <li>Neural signals are small (microvolt range)</li> <li>Electrode interfaces cause:         <ul> <li>Large DC offsets (hundreds of mV)</li> <li>High impedance</li> </ul> </li> <li>Must reject large DC offsets while keeping small AC neural signals</li> <li>Need high input impedance to avoid loading electrodes</li> <li>Need high CMRR (common-mode rejection) to reject noise</li> <li>Amplifier must have ultra-low noise (ideally below 5μV RMS)</li> <li>Amplifiers must use AC coupling at the input (with a 1-10 Hz cutoff) to block DC.</li> <li>Power consumption must be micro-watts per channel.</li> </ul> | <ul> <li>Use AC-coupled differential amplifiers (achieve high CMRR while amplifying tiny signals).</li> <li>Add high pass filters between electrode and amplifier input.</li> <li>Use chopper stabilization if even lower noise is needed (but more complex).</li> <li>Use bypass capacitors to stabilize supply rails.</li> <li>Insert simple RC low-pass filters between amplifier and ADC to prevent aliasing, at a cutoff frequency slightly above maximum signal of interest.</li> </ul> |
| https://synthneuro.org/wp-content/uploads/2021/08/16-08-scholvin.pdf Heterogeneous Neural Amplifier Integration for Scalable Extracellular Microelectrodes     | <ul> <li>Ground planes are critical for signal isolation and low noise in PCB design.</li> <li>Analog signals and digital signals (outputs like SPI lines) should be routed far apart to avoid crosstalk.</li> <li>Power rail decoupling with bypass capacitors is important.</li> </ul>                                                                                                                                                                                                                                                                                                                                          | <ul> <li>Include a solid ground plane under the whole PCB.</li> <li>Keep SPI lines away from neural input traces.</li> <li>Place bypass capacitors near power pins.</li> </ul>                                                                                                                                                                                                                                                                                                                |
| https://sghoreish.github.io/Bi<br>oCAS Dorian.pdf Design<br>Considerations for Ground<br>Referencing in<br>Multi-Module Neural<br>Implants                     | <ul> <li>Solid ground planes and good layout make a massive difference to noise performance.</li> <li>AC signals must be centered about the system's ground (AC coupling).</li> <li>If AC ground referencing is bad, effective CMRR will suffer, and noise will dominate the signal.</li> <li>3 grounding schemes: passive, drive and sense.</li> </ul>                                                                                                                                                                                                                                                                           | <ul> <li>Use a solid ground plane (so that all circuits "see" the same GND).</li> <li>Ground plane should be low impedance (copper pour).</li> <li>Connect the cable ground pin (from outside) directly to the board ground.</li> <li>Keep analog ground clean by avoiding noisy digital signals near amplifier inputs → use capacitor &amp; bias resistor to achieve AC GND.         <ul> <li>Bias resistor pulls DC level to 0V by being connected to GND.</li> </ul> </li> </ul>           |
| https://ietresearch.onlinelibra<br>ry.wiley.com/doi/epdf/10.10<br>49/ell2.12765 An<br>expandable 36-channel<br>neural recording ASIC with                      | <ul> <li>Confirms that low input-referred noise (target: few μVrms) is a top priority in the amplifier selection. They achieved ~5.9 μVrms.</li> <li>They use a selectable 0.3-300 Hz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| modular digital pixel design technique                                                                                                                                                                                                                                                         | highpass - confirms 1Hz AC-coupling cutoff is in range.  They sample at 31.25 kSps with a 12-bit SAR ADC.  Their 36 channels use a time-multiplexed digital bus after ADCs.  Simple ground tied to skull during <i>in vivo</i> test.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                           |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| https://www.researchgate.net/publication/349912652_A_253_NEF_8-bit_10_kSs_05_mm_CMOS_Neural_Recording_Read-Out_Circuit_with_High_Linearity_for_Neuromodulation_Implants_A2.53_NEF_8-bit_10_kS/s_0.5_mm_CMOS_Neural_Recording_Read-Out_Circuit_with_High_Linearity_for_Neuromodulation_Implants | <ul> <li>They describe a two-stage fully differential OTA (transconductance) amplifier with resistive-capacitive feedback. Optimized for low noise and low power.</li> <li>OTA has feedback Rf and Cf to set gain and low corner frequency.</li> <li>Use of AC coupling caps (large values like 1nF) at input to eliminate large electrode DC offset without saturating amplifier.</li> <li>They used an 8-bit SAR ADC with ~10kSps sampling, matching low-frequency neural signals.</li> <li>Manual layout of capacitors using common centroid placement to minimize mismatch and parasitics.</li> <li>Full system draws about 26μW total.</li> <li>Achieved low noise input of ~3 μVrms.</li> <li>The amplifier gain is around 60dB (1000x).</li> </ul>                                                                                                                                                                                                                                                                                                  | <ul> <li>Consider differential OTA + RC feedback rather than voltage differential amplifier.</li> <li>Common centroid method:</li> <li>use identical unit capacitors (or resistors). Ex: all 1pF or all 1kΩ.</li> <li>interleave and mirror them so that any error affects both sides equally and cancels out.</li> </ul> |  |
| https://www.researchgate.net/publication/339120753_Multi-Channel_Neural_Recording_Implants_A_Review_Multi-Channel Neural_Recording_Implants: A_Review                                                                                                                                          | <ul> <li>Amplifier topologies: AC-coupled amplifiers (like the capacitive feedback network) are preferred for multi-channel, low-noise designs.</li> <li>Noise reduction with chopper stabilization (CHS): Flicker noise dominates at low frequencies. CHS can massively reduce it, but greatly complicates the design (e.g., needs careful chopping &amp; ripple cancellation).</li> <li>Low-power OTA design: Prioritize low flicker noise, high gm, and operate in subthreshold.</li> <li>Multi-stage amplification: Use two or three stages instead of one in order to avoid huge input caps; total gain should be distributed across stages.</li> <li>Capacitor matching (common centroid): Use common centroid layout technique to minimize errors due to manufacturing variation.</li> <li>ADC choice: For low-bandwidth neural signals, SAR ADCs are low-power and fit the application. 8-10 bit resolution is typical.</li> <li>Area constraints: Large input caps and resistors eat up chip area. Multistage amps help mitigate this.</li> </ul> |                                                                                                                                                                                                                                                                                                                           |  |
| http://journal.auric.kr/AURI<br>C_OPEN_temp/RDOC/ieie0<br>2/ieiejsts_202210_009.pdf A<br>low-power neural signal                                                                                                                                                                               | <ul> <li>Two stage amplification: They use a folded cascode OTA with moderate gain (~20 dB) followed by a programmable gain amplifier (PGA) for flexible, tunable gain.</li> <li>Moderate initial stage gain prevents saturation during artifacts.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                           |  |

| acquisition analog front-end IC for closed-loop neural interfaces                                                                                                                                          | <ul> <li>This circuit could handle up to 280 mVpp common-mode artifacts without distortion.</li> <li>AC coupling with capacitive feedback: simple way to eliminate DC offsets without complex chopper circuits (Cin and Cf)</li> <li>OTA uses common-mode feedback.</li> <li>They use a pseudo-resistor (MOSFET) across Cf to enable ultra-low highpass cutoff in small chip areas.</li> <li>They use large W/L input devices at OTA for low noise. They use 300/1 μm PMOS and 200/2.5 μm NMOS.</li> <li>They have programmable bandwidth control with a second stage amplifier (PGA), but this feature is out of scope for my project.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| https://www.researchgate.net/publication/235217911_A_low-noise_low-power_frontend_amplifier_for_neural-recording_applications A low-noise, low-power front-end amplifier for neural recording applications | <ul> <li>Single stage folded-cascode OTA used for low noise, wide input range, and high open-loop gain (~60-70 dB) Custom-fabricated; unlikely to be available from COTS OTA.</li> <li>AC coupling with programmable capacitive feedback around OTA to remove DC offset</li> <li>MOS pseudo resistors are used in parallel with the feedback capacitor. They act as ultra-high resistance (~GΩ) to allow very low high pass cutoffs (~10mHz to Hz range)</li> <li>Biasing stability circuit to bias OTA independent of supply variation (wide-swing constant gm biasing)</li> <li>Power budget of 10µW</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| https://eprints.soton.ac.uk/45<br>1603/1/TCASI_ACCEPTED<br>.pdf<br>A Compact, Low-Power<br>Analog Front-End with<br>Event-Driven Input Biasing<br>for High-Density<br>Neural Recording in 22-nm<br>FDSOI   | feedback, they reset the input node to bias voltage when needed (too complex for my purposes).  Low-Power at-End with in Input Biasing in Inpu |  |

| CMFB Method               | Components Needed                                                                                   | Pros            | Cons                                                           |
|---------------------------|-----------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------|
| Resistive Divider CMFB    | - Two large resistors $(\sim 100 k\Omega)$ from OUT+ and OUT- to common-mode reference (say, 1.65V) | Very simple     | May slightly load the outputs if resistor values are too small |
| OTA Internal Tail Biasing | - Bias the differential pair's tail current to fix common-mode naturally                            | Cleaner outputs | Needs good OTA part selection                                  |

# Common Topologies:

| Option                                          | Advantages                                                                                              | Disadvantages                                                                                                           |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Single-Stage<br>(Single-Ended<br>Output Op Amp) | <ul><li>Fewer components</li><li>Simpler PCB layout</li><li>Easier to fit in 3×3mm constraint</li></ul> | - Potentially lower total gain - Lower gain means the amplified neural signal (~mV range) could use only ~10–20% of ADC |

|                                             | - Lower total power - Very fast design and build - Mature, robust, stable - Easier to AC couple inputs since there's only one "active" input per channel (plus the reference), so there's no need to worry about matching - No need for common-mode feedback (CMFB) network                                                          | full-scale input range - Single-ended output more susceptible to noise pickup compared to differential - Can't easily cancel out common-mode disturbances (like 60Hz mains noise) - Not industry standard. Typically, differential signals should employ differential amplification & differential ADC.                                                                          |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single-Stage<br>(Fully differential<br>OTA) | <ul> <li>Fewer components than two stage</li> <li>Differential signal better for noise immunity (environmental EMI, crosstalk)</li> <li>Direct match to fully differential ADCs</li> <li>Some integrated OTAs are already optimized for biomedical signals (low noise floors)</li> </ul>                                             | <ul> <li>ADC input might get slightly low signal (~mV range)</li> <li>Needs careful OTA selection to make sure noise and gain are good enough</li> <li>More complex &amp; more components than single-ended</li> <li>Feedback and CMFB circuits add complexity</li> </ul>                                                                                                        |
| Pseudo differential amplifier               | - Simplified circuitry: PDA circuits are often simpler to implement than true differential amplifiers, as they only require one input signal and a ground reference Reduced common-mode noise: By referencing the signal to ground, PDAs can help to reduce common-mode noise, which is noise that is present on both input signals. | - Reduced dynamic common-mode rejection: While PDAs are good at rejecting DC common-mode signals, their ability to reject dynamic (changing) common-mode noise is less than that of true differential amplifiers Not ideal for all applications: PDAs are best suited for applications where the signal is relatively clean and the common-mode noise is primarily DC in nature. |
| Two-Stage (OTA + PGA)                       | - Higher total gain (~60–80dB) - Easier to fully saturate ADC input range - More flexible for future tuning (gain stages, bandwidth, etc)                                                                                                                                                                                            | <ul> <li>Many more components (another amp stage)</li> <li>Harder PCB routing</li> <li>Bigger size might violate 3x3mm</li> <li>More complex biasing and power management</li> <li>More noise and instability risk</li> </ul>                                                                                                                                                    |