

## AutoRRAM: An Agile RRAM Compiler Featuring Simultaneous Layout/Netlist Generation and Cross-Technology Migration

<u>Tianze Wu<sup>1</sup></u>, Zezhi Chen<sup>2</sup>, Chenkai Chai<sup>3</sup>, Jinglei Hao<sup>3</sup>, Qian Qin<sup>3</sup>, Yukai Lu<sup>3</sup>, Zhichao Lu<sup>2</sup>, Zuochang Ye<sup>3,\*</sup>, Liang Zhao<sup>1,2,†</sup>

<sup>1</sup>Zhejiang University, <sup>2</sup>Hefei Reliance Memory Ltd., <sup>3</sup>Tsinghua University



## Introduction

- ➤ Simultaneous Layout/Netlist generation in tens of minutes.
- The first RRAM compiler that supports process technology migration using Virtual PDK.
- The first reported Python-based agile RRAM compiler.



## RRAM IP Architecture Read/Write **2D Array of RRAM Cells Control Circuit** R/W WL Select **-**Predec Xdec SL BL **RRAM Array -**Mux Ydec **In-Memory** Select Sense Amplifier Predec **Computing Circuit**

Fig. 1. RRAM IP Schematics.

- Fundamental design based on 40nm commercial RRAM technology, featuring an RRAM array, X-axis Decoder, Y-axis Decoder, Multiplexer, and Pre-decoder (Fig. 1(a)).
- Architecture incorporating transmission gates for mode switching, enabling signal gating of read/write circuitry and in-memory computing operations with user-customizable design configurations (Fig. 1(b)).



## Implementation

(a) Array with peripherals.



Fig. 3. Virtual PDK.

Fig. 4. Parametric Implementation.

(b) Storage/CIM mode switching.

- ➤ Cross-Technology Migration: A Virtual PDK adapts process-independent code to specific technologies by interpreting diverse tech files for design translation, layout adjustments, and standard cell equivalence (Fig. 3).
- ➤ Parametric Implementation: Reusable, Python-implemented Parametric Cells (PCells)—like 1T1R units and logic gates—are hierarchically combined to efficiently construct top-level cell designs (Fig. 4).

