## CME341 - October, 2019 Midterm Material up to end of Assignment 5

Date: Wednesday, October 9, 2019

Time = 1.00 hours

Text Books, Notes and Computer Files Only

1. Re-design prototype student\_circuit to describe an 8-flip/flop ring counter.

Make the eight flip/flops as an 8-bit Verilog HDL vector called ring\_counter.

ring\_counter is to be synchronously set to ring\_counter = 8'b1000\_0000 when

clear==1'b1. Otherwise ring\_counter is to count in the sequence given below:

8'b1000\_0000

8'b0100\_0000

8'b0010\_0000

8'b0001\_0000

8'b0000\_1000

8'b0000\_0100

8'b0000\_0010

8'b0000\_0001

8'b1000\_0000

etcetera

Make cct\_output = ring\_counter.

Note this circuit does not use cct\_input.

The accumulator output, i.e. accumulator\_output, when counter\_full\_bar is low for seed = 8'HAA should be 16'HESD4.

Once accumulator\_output is correct for seed = 8'HAA report it for the seed on your answer sheet.

(2) 2. Re-design prototype student\_circuit to make it describe a combinational logic circuit that uses the input to do the following:

Sets cct\_output to zero while clear is high. Otherwise

If cct\_input is equal to 8'H14 cct\_output is to be the ones complement of cct\_input (i.e. all bits inverted).

If cct\_input is greater than 66 (in decimal) cct\_output is to be the sum of the least significant 4 bits of the input (the sum of the individual bits). This means cct\_output will be between 8'd0 and 8'd4, inclusive.

Otherwise cct\_output is to be cct\_input.

The accumulator output, i.e. accumulator\_output, when counter\_full\_bar is low for seed = 8'HAA should be 16'H32BF.

Once accumulator\_output is correct for seed = 8'HAA report it for the seed on your answer sheet.

(1) 3. Make an asynchronous circuit that sets cct\_output to be the reverse order of the bits of cct\_input. For example, if the input is 10100000, then the output should be 00000101.

The accumulator output, i.e. accumulator\_output, when counter\_full\_bar is low for seed = 8'HAA should be 16'HCC7D.

Once accumulator\_output is correct for seed = 8'HAA report it for the seed on your answer sheet.

- (1) 4. Redesign prototype "student\_circuit" to implement a sequential logic circuit that has:
  - a new clock called  $new\_clock$  that has a frequency equal to  $\frac{clk}{2}$
  - an 8-bit counter that is synchronously cleared when clear is high, and counts on the positive edge of new\_clock.
  - cct\_output equal to the 8-bit counter value.

The accumulator output, i.e. accumulator\_output, when counter\_full\_bar is low for seed = 8'HAA should be 16'H3767.

Once accumulator\_output is correct for seed = 8'HAA report it for the seed on your answer sheet.

(1) 5. Design the circuit shown in Figure 1.

The accumulator output, i.e. accumulator\_output, when counter\_full\_bar is low for seed = 8'HAA should be 16'HA18A.

Once accumulator\_output is correct for seed = 8'HAA report it for the seed on your answer sheet.



Figure 1: Question 5