#### Part 1:

MAX AREA 3000000

MAX\_DYNAMIC\_POWER 70.0

MAX FANOUT 8

MAX OUTPUT load 57.462

max\_capacitance 5

min\_capacitance 0

MAX\_INPUT\_DELAY 5

MIN INPUT DELAY 4

OUTPUT\_MAX\_DELAY 5

**OUTPUT MIN DELAY 4** 

#### Power:

| Power Group   | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power | (  | % )     | Attrs |
|---------------|-------------------|--------------------|------------------|----------------|----|---------|-------|
| io pad        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| memory        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ì  | 0.00%)  |       |
| black box     | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ì  | 0.00%)  |       |
| clock network | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| register      | 0.0000            | 0.0000             | 0.0000           | 0.0000         | į  | 0.00%)  |       |
| sequential    | 1.7686            | 3.7732e-03         | 4.3085e-03       | 1.7767         | į  | 76.79%) |       |
| combinational | 0.1681            | 0.3687             | 3.3584e-04       | 0.5371         | (  | 23.21%) |       |
| Total         | 1.9368 mW         | 0.3724 mW          | 4.6443e-03 mW    | 2.3139 r       | nW |         |       |

#### Area:

VIVI LSHICIOU (FILE: /HUHRE/LYY/DESKLUP/LESL/TPYGEXS/VSCALE/STC/HAIH Number of ports: 403 Number of nets: 17022 Number of cells: 16766 Number of combinational cells: 14771 Number of sequential cells: 1995 Number of macros/black boxes: Θ Number of buf/inv: 1481 Number of references: 37 Combinational area: 648209.010532 Buf/Inv area: 42032.828339 Noncombinational area: 348172.583542 Macro/Black Box area: 0.000000 Net Interconnect area: undefined (Wire load has zero net area)

Total cell area: 996381.594074

Total area: undefined

1

Min\_timing

Path Type: min

| Des/Clust/Port                                                                                                                                                                                                                                                                                                                                                   | Wire Load Model                                     | Librar                                                                                                    | y                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| vscale_core                                                                                                                                                                                                                                                                                                                                                      | 10×10                                               | vtvt_t                                                                                                    | smc180                                                                                                                                       |
| Point                                                                                                                                                                                                                                                                                                                                                            |                                                     | Incr                                                                                                      | Path                                                                                                                                         |
| clock clk (rise e<br>clock network del<br>input external de<br>imem_hready (in)<br>U12128/op (nand2_<br>U12130/op (nand2_<br>U12131/op (nor2_1<br>U15385/op (inv_1)<br>U15386/op (nor2_1<br>U15387/op (and2_1<br>U11835/op (xor2_1<br>U10859/op (xor2_2<br>imem_haddr[2] (ou<br>data arrival time<br>clock clk (rise e<br>clock network del<br>output external d | ay (ideal) lay  1) 1) ) ) ) t) dge) ay (ideal) elay | 0.00<br>4.00<br>60.73<br>71.09<br>84.44<br>142.82<br>45.68<br>73.46<br>146.64<br>190.02<br>262.88<br>0.00 | 4.00 r<br>64.73 r<br>135.82 f<br>220.26 r<br>363.07 f<br>408.75 r<br>482.21 f<br>628.85 f<br>818.87 f<br>1081.75 f<br>1081.75 f<br>1081.75 f |
| data required tim<br>data required tim                                                                                                                                                                                                                                                                                                                           |                                                     |                                                                                                           | -4.00<br>                                                                                                                                    |
| data arrival time                                                                                                                                                                                                                                                                                                                                                |                                                     |                                                                                                           | -1081.75                                                                                                                                     |
| slack (MET)                                                                                                                                                                                                                                                                                                                                                      |                                                     |                                                                                                           | 1085.75                                                                                                                                      |
| Max_timing:                                                                                                                                                                                                                                                                                                                                                      |                                                     |                                                                                                           |                                                                                                                                              |
| data required time<br>data arrival time                                                                                                                                                                                                                                                                                                                          | :                                                   |                                                                                                           | 4995.00<br>-4994.60                                                                                                                          |
| slack (MET)                                                                                                                                                                                                                                                                                                                                                      |                                                     |                                                                                                           | 0.40                                                                                                                                         |

### Part 2:

MAX\_INPUT\_DELAY 6
MIN\_INPUT\_DELAY 4
OUTPUT\_MAX\_DELAY 6
OUTPUT\_MIN\_DELAY 4

Power:

| Power Group                                                             | Internal<br>Power                                                    | Switching<br>Power                                                     | Leakage<br>Power                                                           | Total<br>Power ( % ) Attrs                                                                                        |
|-------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| io_pad memory black_box clock_network register sequential combinational | 0.0000<br>0.0000<br>0.0000<br>1 0.0000<br>0.0000<br>1.7687<br>0.1741 | 0.0000<br>0.0000<br>0.0000<br>0.0000<br>0.0000<br>3.8030e-03<br>0.3731 | 0.0000<br>0.0000<br>0.0000<br>0.0000<br>0.0000<br>4.3085e-03<br>3.3593e-04 | 0.0000 ( 0.00%) 0.0000 ( 0.00%) 0.0000 ( 0.00%) 0.0000 ( 0.00%) 0.0000 ( 0.00%) 1.7768 ( 76.44%) 0.5475 ( 23.56%) |
| Total                                                                   | 1.9428 mW                                                            | 0.3769 mW                                                              | 4.6444e-03 mW                                                              | 2.3244 mW                                                                                                         |

# Max\_timing:

| clock clk (rise edge)<br>clock network delay (ideal)<br>output external delay<br>data required time | 5000.00<br>0.00<br>-6.00 | 5000.00<br>5000.00<br>4994.00<br>4994.00 |
|-----------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------|
| data required time<br>data arrival time                                                             |                          | 4994.00<br>-4992.55                      |
| slack (MET)                                                                                         |                          | 1.45                                     |

# Min\_timing:

| Des/Clust/Port                                                                                                                                                                                                                                      | Wire Load Model              | Library                                                                                          | 1                                                                                                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| vscale_core                                                                                                                                                                                                                                         | 10×10                        | vtvt_ts                                                                                          | smc180                                                                                                                                 |
| Point                                                                                                                                                                                                                                               |                              | Incr                                                                                             | Path                                                                                                                                   |
| clock clk (rise eclock network delinput external de imem_hready (in) U11988/op (nand2_U11990/op (and2_1 U15090/op (and2_1 U15091/op (nand2_U15092/op (inv_4) U15109/op (buf_4) U20100/op (nand2_U20101/op (nand3_imem_haddr[0] (oudata_arrival_time | dge) ay (ideal) lay  1) ) 1) | 0.00<br>0.00<br>4.00<br>46.24<br>69.47<br>138.61<br>49.92<br>126.32<br>109.13<br>69.97<br>111.13 | 0.00<br>4.00 r<br>50.24 r<br>119.72 f<br>258.33 f<br>308.25 r<br>434.56 r<br>543.70 f<br>613.66 r<br>724.79 r<br>799.00 f<br>1017.07 r |
| clock clk (rise e<br>clock network del<br>output external d<br>data required tim                                                                                                                                                                    | ay (ideal)<br>elay           | 0.00<br>0.00<br>-4.00                                                                            | 0.00<br>-4.00<br>-4.00                                                                                                                 |
| data required time<br>data arrival time                                                                                                                                                                                                             |                              |                                                                                                  | -4.00<br>-1017.07                                                                                                                      |
| slack (MET)                                                                                                                                                                                                                                         |                              |                                                                                                  | 1021.07                                                                                                                                |

Area:

Number of ports: 403 Number of nets: 16849 Number of cells: 16593 14598 Number of combinational cells: Number of sequential cells: 1995 Number of macros/black boxes: Θ Number of buf/inv: 1475 Number of meferences: 38

Combinational area: 642696.166763
Buf/Inv area: 42146.552315
Noncombinational area: 348172.583542
Macro/Black Box area: 0.000000
Net Interconnect area: undefined (Wire load has zero net area)

Total cell area: 990868.750305 990868 undefined

Total area:

#### Part3:

MAX AREA 1000000

Area:

Number of ports: 403 Number of nets: 16849 Number of cells: 16593 Number of combinational cells: Number of sequential cells: Number of macros/black boxes: 14598 1995 Θ Number of buf/inv: 1475 Number of references: 38

Combinational area: 642696.166763 Buf/Inv area: 42146.552315
Noncombinational area: 348172.583542
Macro/Black Box area: 0.000000
Net Interconnect area: undefined (Wire load has zero net area)

Total cell area: 990868.750305

undefined rotal area:

Power:

```
Cell Internal Power = 1.9428 mW (84%)

Net Switching Power = 376.8939 uW (16%)

Total Dynamic Power = 2.3197 mW (100%)
```

Cell Leakage Power = 4.6444 uW

Information: report\_power power group summary does not include estimated clock tree power. (PWR-789)

| Power Group                                                             | Internal  | Switching  | Leakage       | Total             |
|-------------------------------------------------------------------------|-----------|------------|---------------|-------------------|
|                                                                         | Power     | Power      | Power         | Power ( % ) Attrs |
| io_pad memory black_box clock_network register sequential combinational | 0.0000    | 0.0000     | 0.0000        | 0.0000 ( 0.00%)   |
|                                                                         | 0.0000    | 0.0000     | 0.0000        | 0.0000 ( 0.00%)   |
|                                                                         | 0.0000    | 0.0000     | 0.0000        | 0.0000 ( 0.00%)   |
|                                                                         | 0.0000    | 0.0000     | 0.0000        | 0.0000 ( 0.00%)   |
|                                                                         | 0.0000    | 0.0000     | 0.0000        | 0.0000 ( 0.00%)   |
|                                                                         | 1.7687    | 3.8030e-03 | 4.3085e-03    | 1.7768 ( 76.44%)  |
|                                                                         | 0.1741    | 0.3731     | 3.3593e-04    | 0.5475 ( 23.56%)  |
| Total<br>1                                                              | 1.9428 mW | 0.3769 mW  | 4.6444e-03 mW | 2.3244 mW         |

#### Part4:

MAX\_OUTPUT\_load 50

### Power:

Cell Internal Power = 1.9385 mW (84%)
Net Switching Power = 377.7948 uW (16%)

Total Dynamic Power = 2.3163 mW (100%)

Cell LeakagerPower = 4.6424 uW

Information: report\_power power group summary does not include estimated clock tree power. (PWR-789)

| Power Group   | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power ( | % ) Attrs |
|---------------|-------------------|--------------------|------------------|------------------|-----------|
| io_pad        | 0.0000            | 0.0000             | 0.0000           | 0.0000           | 0.00%)    |
| memory        | 0.0000            | 0.0000             | 0.0000           | 0.0000           | 0.00%)    |
| black box     | 0.0000            | 0.0000             | 0.0000           | 0.0000           | 0.00%)    |
| clock network | 0.0000            | 0.0000             | 0.0000           | 0.0000           | 0.00%)    |
| register      | 0.0000            | 0.0000             | 0.0000           | 0.0000           | 0.00%)    |
| sequential    | 1.7699            | 3.9539e-03         | 4.3085e-03       | 1.7782           | 76.61%)   |
| combinational | 0.1687            | 0.3738             | 3.3399e-04       | 0.5429           | 23.39%)   |
| Total         | 1.9386 mW         | 0.3778 mW          | 4.6424e-03 mW    | 2.3210 mV        | 1         |

### Area:

```
Number of ports:
                                         403
Number of nets:
                                        16903
Number of cells:
                                        16647
Number of combinational cells:
                                        14652
Number of sequential cells:
                                         1995
Number of macros/black boxes:
                                            0
Number of buf/inv:
                                         1430
Number of references:
                                           35
Combinational area:
                                644541.630301
                                                                       Ĩ
Buf/Inv area:
                                 40716.910418
Noncombinational area:
                                348172.583542
Macro/Black Box area:
                                     0.000000
Net Interconnect area:
                            undefined (Wire load has zero net area)
Total cell area:
                                992714.213842
Total area:
                            undefined
1
```

#### Part1:





| Setup mode                                      | all                                    | reg2reg                        | default                            | Ī                                |
|-------------------------------------------------|----------------------------------------|--------------------------------|------------------------------------|----------------------------------|
| Violating Pa                                    | ns):  -9 <sup>l</sup> .832             | N/A<br>  N/A<br>  N/A<br>  N/A | -0.509<br>  -9.832<br>  28<br>  64 | +<br> <br> <br> <br> <br> <br>+  |
| DRVs                                            | +<br>!                                 | Real                           | ·····                              | Total                            |
| DRVS                                            | Nr nets(ter                            | ms)   Wor                      | st Vio                             | Nr nets(terms)                   |
| max_cap<br>max_tran<br>max_fanout<br>max_length | 0 (0)<br>  0 (0)<br>  0 (0)<br>  0 (0) |                                | .000  <br>.000  <br>0  <br>0       | 1 (1)<br>0 (0)<br>0 (0)<br>0 (0) |

# Part2:



# optDesign Final Summary

| ++               |       | +       | ++      |
|------------------|-------|---------|---------|
| Setup mode       | all   | reg2reg | default |
| l WNC (nc).l     | 0 000 | L N/A   |         |
| WNS (ns):        | 0.000 | N/A     | 0.000   |
| TNS (ns):        | 0.000 | N/A     | 0.000   |
| Violating Paths: | Θ     | N/A     | 0       |
| All Paths:       | Θ     | N/A     | 0       |
| +                |       | +       |         |

| <br>  DRVs                             | Real                             | T <sub>f</sub> tal      |                                        |
|----------------------------------------|----------------------------------|-------------------------|----------------------------------------|
|                                        | Nr nets(terms)                   | Worst Vio               | Nr nets(terms)                         |
| max_cap max_tran max_fanout max_length | 0 (0)<br>0 (0)<br>0 (0)<br>0 (0) | 0.000<br>  0.000<br>  0 | 1 (1)<br>  0 (0)<br>  0 (0)<br>  0 (0) |

Density: 71.115% Routing Overflow: 0.00% H and 0.00% V