











TPD4S012

SLVS928B-MARCH 2009-REVISED AUGUST 2014

# TPD4S012 4-Channel ESD Solution for USB-HS/USB OTG/USB Charger Interface

#### 1 Features

- · Integrated ESD Clamps on all Pins
- USB Signal Pins (D+, D-, ID)
  - 0.8-pF Line Capacitance
- · Supports Data Rates in Excess of 480 Mbps
- IEC 61000-4-2 ESD Protection (Level 4 Contact)
  - ±10-kV IEC 61000-4-2 Contact Discharge
- IEC 61000-4-5 Surge
  - 3 Amps Peak Pulse Current

# 2 Applications

- Cellular Phones
- Digital Cameras
- · Global Positioning Systems (GPS)
- Portable Digital Assistants (PDA)
- · Portable Computers

## 3 Description

The TPD4S012 is a four-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array for USB chargers and USB On-The-Go (OTG) interfaces.

The TPD4S012 provides IEC 61000-4-2 system level ESD Protection featuring 15 V tolerance on the  $V_{BUS}$  line. The device is ideal for providing circuit protection for USB charger and OTG applications due to its high-voltage tolerance at the  $V_{BUS}$  line and small flow-through package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TPD4S012    | SON (6) | 1.45 mm x 1.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## **Typical Application Schematic**





## **Table of Contents**

| 1 | Features                             | 1 | 7.3 Feature Description                 |
|---|--------------------------------------|---|-----------------------------------------|
| 2 | Applications                         | 1 | 7.4 Device Functional Modes             |
| 3 | Description                          |   | 8 Applications and Implementation 10    |
| 4 | Revision History                     |   | 8.1 Application Information             |
| 5 | Pin Configurations and Functions     |   | 8.2 Typical Application                 |
| 6 | Specifications                       |   | 9 Power Supply Recommendations 12       |
| • | 6.1 Absolute Maximum Ratings         |   | 10 Layout                               |
|   | 6.2 Handling Ratings                 |   | 10.1 Layout Guidelines 12               |
|   | 6.3 Recommended Operating Conditions |   | 10.2 Layout Example                     |
|   | 6.4 Thermal Information              |   | 11 Device and Documentation Support 13  |
|   | 6.5 Electrical Characteristics       |   | 11.1 Trademarks 13                      |
|   | 6.6 Typical Characteristics          |   | 11.2 Electrostatic Discharge Caution    |
| 7 | Detailed Description                 |   | 11.3 Glossary                           |
| - | 7.1 Overview                         | 8 | 12 Mechanical, Packaging, and Orderable |
|   | 7.2 Functional Block Diagram         | 8 | inormation                              |

# 4 Revision History

#### Changes from Revision A (November 2009) to Revision B

**Page** 

Added Handling Rating table, Feature Description section, Device Functional Modes, Application and
Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation
Support section, and Mechanical, Packaging, and Orderable Information section



# 5 Pin Configurations and Functions

# DRY PACKAGE (TOP VIEW)



N.C. - Not internally connected

D+, D-, and ID pins are exact equivalent ESD clamp circuits. Any of these pins can be connected to any other D+,

D-, or ID pin if it becomes easier to route the traces from the USB connector.

#### **Pin Functions**

| PIN            |                  |           |                                                                   |
|----------------|------------------|-----------|-------------------------------------------------------------------|
| DRY<br>PIN NO. | NAME             | TYPE      | DESCRIPTION                                                       |
| 1              | D+               | ESD clamp | Provides ESD protection to the high-speed differential data lines |
| 2              | D–               | ESD clamp | Provides ESD protection to the high-speed differential data lines |
| 3              | ID               | ESD clamp | Provides ESD protection to the high-speed differential data lines |
| 4              | GND              | PWR       | Ground                                                            |
| 5              | N.C.             | _         | Not internally connected                                          |
| 6              | V <sub>BUS</sub> | ESD clamp | ESD clamp for high-voltage tolerant V <sub>BUS</sub> line(s)      |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                                  |                               | MIN  | MAX | UNIT |
|----------------|--------------------------------------------|-------------------------------|------|-----|------|
|                | V <sub>BUS</sub> voltage tolerance         | V <sub>BUS</sub> pin          | -0.3 | 20  | V    |
|                | IO voltage tolerance                       | D+, D-, ID pins               | -0.3 | 6   | V    |
| T <sub>A</sub> | Operating free-air temperature range       |                               | -40  | 85  | °C   |
|                | IEC 61000-4-2 Contact Discharge            | D+, D–, ID                    |      | ±10 | kV   |
|                |                                            | V <sub>BUS</sub> pin          |      | ±10 | kV   |
|                | IEC 61000-4-2 Air-Gap Discharge            | D+, D-, ID                    |      | ±10 | kV   |
|                |                                            | V <sub>BUS</sub> pin          |      | ±9  | kV   |
|                | IEC 61000 4.5 Surgo (t. = 9/20 up)         | Peak pulse Power (All pins)   |      | 60  | W    |
|                | IEC 61000-4-5 Surge ( $t_p = 8/20 \mu s$ ) | Peak pulse current (All Pins) |      | 3   | Α    |

## 6.2 Handling Ratings

|                    |                          |                                                                               | MIN       | MAX | UNIT |  |  |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-----------|-----|------|--|--|
| T <sub>stg</sub>   | Storage temperature rang | prage temperature range                                                       |           |     |      |  |  |
| V                  | Floatroatatia diasharga  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | -2.5      | 2.5 | 147  |  |  |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | <b>–1</b> | 1   | kV   |  |  |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                           | MIN                  | MAX | UNIT |    |
|-----------------------------------------------------|----------------------|-----|------|----|
| T <sub>A</sub> Operating free-air Temperature Range |                      | -40 | 85   | °C |
| Operating Voltage                                   | V <sub>BUS</sub> Pin | 0   | 15   | V  |
|                                                     | D+, D-, ID Pins      | 0   | 5.5  |    |

## 6.4 Thermal Information

|                       |                                              | TPD4S012 |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC (1)                           | DRY      | UNIT |
|                       |                                              | 6 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 461.3    |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 219.6    |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 343.7    | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 162.5    |      |
| ΨЈВ                   | Junction-to-board characterization parameter | 343.7    |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                          | TES                                             | ST CONDITIONS                                                                                   | MIN | TYP | MAX  | UNIT |
|-------------------|------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>VBUS</sub> | V <sub>BUS</sub> operating current | V <sub>BUS</sub> = 19 V                         | D+, D-, ID pins open                                                                            |     | 0.1 | 0.5  | μA   |
| I <sub>IO</sub>   | IO port current                    | V <sub>IO</sub> = 2.5 V, V <sub>BUS</sub> = 5 V | D+, D–, ID pins                                                                                 |     | 0.1 | 0.5  | μΑ   |
| $V_D$             | Diode forward voltage              | I <sub>IO</sub> = 8 mA                          | D+, D-, ID pins (lower clamp diode)                                                             | 0.6 | 0.8 | 0.95 | V    |
| C <sub>VBUS</sub> | V <sub>BUS</sub> pin capacitance   | V <sub>BUS</sub> = 5 V                          |                                                                                                 |     | 11  | 15   | pF   |
| C <sub>IO</sub>   | IO capacitance                     | V <sub>IO</sub> = 2.5 V                         | D+, D-, ID pins                                                                                 |     | 8.0 | 1    | pF   |
| -                 | Down and the second                | I <sub>IO</sub> = 1.5 A                         | D+, D–, ID, and V <sub>BUS</sub> pins, including central clamp dioded during positive ESD pulse |     | 1.2 |      | 0    |
| $R_{DYN}$         | Dynamic resistance                 | I <sub>IO</sub> = 1 A                           | D+, D–, ID, and V <sub>BUS</sub> pins, including central clamp diode during negative ESD pulse  | 1   |     | Ω    |      |
| \/                | Describer of the second            | I = 4 == A                                      | D+, D-, ID pins                                                                                 | 6   | 9   |      |      |
| $V_{BR}$          | Breakdown voltage                  | I <sub>IO</sub> = 1 mA                          | V <sub>BUS</sub> pin(s)                                                                         | 20  | 24  |      | V    |



## 6.6 Typical Characteristics





## **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The TPD4S012 is a four-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array for USB chargers and USB On-The-Go (OTG) interfaces.

The TPD4S012 provides IEC 61000-4-2 system level ESD Protection featuring 15 V tolerance on the  $V_{BUS}$  line. The device is ideal for providing circuit protection for USB charger and OTG applications due to its high-voltage tolerance at the  $V_{BUS}$  line and small flow-through package.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Integrated ESD Clamps

Integrated ESD Clamps on the D+, D-,  $V_{BUS}$ , and ID pins provide single-chip ESD protection for USB High Speed, USB-OTG, and USB charger interfaces.

#### 7.3.2 USB Signal Pins

D+, D- and ID USB Signal pins have low capacitance (0.8 pF Typ).

#### 7.3.3 V<sub>BUS</sub> Line

The V<sub>BUS</sub> line has a 11 pF (Typ) capacitance.

#### 7.3.4 Supports Data Rates in Excess of 480 Mbps

The low capacitance (0.8 pF Typ) of the data lines supports speeds in excess of 480 Mbps.

#### 7.3.5 IEC 61000-4-2 (Level 4 Contact)

IEC 61000-4-2 (Level 4 contact) system level ESD compliance measured at the D+, D- and ID pins is rated for ±10 kV contact and air-gap discharge.

#### 7.3.6 IEC 61000-4-5 Surge

IEC 61000-4-5 system level surge compliance measured at D+, D-, ID, and  $V_{BUS}$  pins rated to 3 A of peak pulse current.



#### 7.4 Device Functional Modes

The TPD4S012 is a passive integrated circuit that triggers when voltages are above  $V_{BR}$  or below the lower diode's  $V_f$ . During ESD events, voltages as high as  $\pm 10~kV$  (contact) can be directed to ground via the internal diode network. Once the voltages on the protected line fall below the trigger levels of TPD4S012 (usually within 10's of nano-seconds), the device reverts to passive.



## 8 Applications and Implementation

# 8.1 Application Information

The TPD4S012 is a four-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array for USB chargers and USB On-The-Go (OTG) interfaces.

The TPD4S012 provides IEC 61000-4-2 system level ESD Protection featuring 15 V tolerance on the  $V_{BUS}$  line. The device is ideal for providing circuit protection for USB charger and OTG applications due to its high-voltage tolerance at the  $V_{BUS}$  line and small flow-through package.

#### 8.2 Typical Application



If the ID pin is not used, it can be left floating.

Figure 11. Typical Application Schematic

#### 8.2.1 Design Requirements

For this design example, a single TPD4S012 is used to protect all pins of a micro/mini USB connector.

Given the USB application, the following parameters are known.

| DESIGN PARAMETER                 | VALUE      |
|----------------------------------|------------|
| Signal range on D+, D-, and ID   | 0 V to 5 V |
| Signal range on V <sub>BUS</sub> | 0 V to 5 V |
| Operating Frequency              | 240 MHz    |

#### 8.2.2 Detailed Design Procedure

To begin the design process, some parameters must be decided upon; the designer needs to know the following:

- · Signal range on all the protected lines
- Operating frequency

## 8.2.2.1 Signal Range on D+, D-, ID and $V_{BUS}$ pins

The TPD4S012 has 3 pins which support 0 to 5.5 V signals, these are suited for the D+, D-, and ID pins. The  $V_{BUS}$  pin is suitable for the VBUS line, and has the benefit of being tolerant of voltages up to 16 V

#### 8.2.2.2 Operating Frequency

The 0.8 pF (Typ) of the TPD4S012 support data rates in excess of 480 Mbps.



## 8.2.3 Application Curve





## 9 Power Supply Recommendations

This family of devices are passive ESD protection devices and there is no need to power them. Care should be taken to not violate the maximum voltage specification to ensure that the device functions properly. The  $V_{BUS}$  TVS diode can tolerate up to a 15 V signal. The D+, D-, and ID pins tolerate up to a 5.5 V signal.

## 10 Layout

#### 10.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

## 10.2 Layout Example

This application is typical of a mobile USB platform with an ID pin in addition to the D+, D-, and V<sub>BUS</sub> pins.



Figure 16. Using DRY Package



## 11 Device and Documentation Support

#### 11.1 Trademarks

All trademarks are the property of their respective owners.

#### 11.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

2-Jul-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TPD4S012DRYR     | ACTIVE | SON          | DRY                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 3B                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





2-Jul-2014

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Aug-2017

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD4S012DRYR | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPD4S012DRYR | SON             | DRY                | 6 | 5000 | 180.0                    | 9.5                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD4S012DRYR | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |
| TPD4S012DRYR | SON          | DRY             | 6    | 5000 | 189.0       | 185.0      | 36.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.

The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs.

E. This package complies to JEDEC MO-287 variation UFAD.

 $frac{f}{K}$  See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape.



# DRY (R-PUSON-N6)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.